Real-Time Decoder Architecture for LDPC-CPM

被引:0
|
作者
Perrins, Erik [1 ]
机构
[1] Univ Kansas, Dept Elect Engn & Comp Sci, Lawrence, KS 66049 USA
关键词
continuous phase modulation (CPM); low-density parity check (LDPC) code; channel coding; concatenated coding; iterative methods; DESIGN;
D O I
10.3390/e27030255
中图分类号
O4 [物理学];
学科分类号
0702 ;
摘要
This paper examines the iterative decoding of low-density parity check (LDPC) codes concatenated with continuous phase modulation (CPM). As relevant case studies, we focus on the family of three CPM waveforms that are embodied in the IRIG-106 aeronautical telemetry standard. Two of these CPMs have recently had LDPC codes designed for them for the first time, and thus the decoding complexity of these new schemes is of interest when considering adoption into the standard. We provide comprehensive numerical results that characterize the performance and iteration statistics of the joint LDPC-CPM decoder. These results identify the most advantageous decoder configurations and also expose a key design challenge, which is that LDPC-CPM decoders must deal with a large "peak to average" ratio in terms of global iterations. We show how a properly designed reference simulation can be used as a design tool to explore the performance of a large range of candidate systems without need for further simulation. We develop a real-time decoder architecture with fixed complexity and show how such a decoder can still achieve a relatively large maximum number of global iterations by introducing a trade-off between decoding latency and maximum global iterations. Our discussion shows that this scheme is generally applicable to LDPC-based schemes. We conclude with a comprehensive design study that demonstrates the accuracy of our methodology and its attractive performance-complexity trade-off.
引用
收藏
页数:27
相关论文
共 50 条
  • [31] Argo: A Real-Time Network-on-Chip Architecture With an Efficient GALS Implementation
    Kasapaki, Evangelia
    Schoeberl, Martin
    Sorensen, Rasmus Bo
    Muller, Christoph
    Goossens, Kees
    Sparso, Jens
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (02) : 479 - 492
  • [32] A Novel Partially Parallel Architecture for High-throughput LDPC Decoder for DVB-S2
    Kim, Seok-Min
    Park, Chang-Soo
    Hwang, Sun-Young
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2010, 56 (02) : 820 - 825
  • [33] TLP-LDPC: Three-Level Parallel FPGA Architecture for Fast Prototyping of LDPC Decoder Using High-Level Synthesis
    Zhang, Yi-Fan
    Sun, Lei
    Cao, Qiang
    JOURNAL OF COMPUTER SCIENCE AND TECHNOLOGY, 2022, 37 (06) : 1290 - 1306
  • [34] Real-time specifications
    David, Alexandre
    Larsen, Kim G.
    Legay, Axel
    Nyman, Ulrik
    Traonouez, Louis-Marie
    Wasowski, Andrzej
    INTERNATIONAL JOURNAL ON SOFTWARE TOOLS FOR TECHNOLOGY TRANSFER, 2015, 17 (01) : 17 - 45
  • [35] Development of a real-time data archive system for a KSTAR real-time network
    Kwon, Giil
    Lee, Woongryol
    Lee, Taegu
    Hong, Jaesic
    FUSION ENGINEERING AND DESIGN, 2018, 127 : 202 - 206
  • [36] REAL-TIME SIMULATION AND VISUALIZATION ARCHITECTURE WITH FIELD PROGRAMMABLE GATE ARRAY (FPGA) SIMULATOR
    Karkee, Manoj
    Monga, Madhu
    Steward, Brian L.
    Zambreno, Joseph
    Kelkar, Atul G.
    PROCEEDINGS OF THE ASME WORLD CONFERENCE ON INNOVATIVE VIRTUAL REALITY, 2010, : 219 - 227
  • [37] A Configurable Heterogeneous Multicore Architecture with Cellular Neural Network for Real-Time Object Recognition
    Kim, Kwanho
    Lee, Seungjin
    Kim, Joo-Young
    Kim, Minsu
    Yoo, Hoi-Jun
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2009, 19 (11) : 1612 - 1622
  • [38] A Low-Cost VLSI Architecture of the Bilateral Filter for Real-Time Image Denoising
    Lien, Chih-Yuan
    Tang, Chi-Huan
    Chen, Pei-Yin
    Kuo, Yao-Tsung
    Deng, Yue-Ling
    IEEE ACCESS, 2020, 8 : 64278 - 64283
  • [39] Low-Complexity Entirely-Overlapped Parallel Decoder Architecture for Quasi-Cyclic LDPC Codes
    Lu, Weizhi
    Ma, Piming
    11TH INTERNATIONAL CONFERENCE ON ADVANCED COMMUNICATION TECHNOLOGY, VOLS I-III, PROCEEDINGS,, 2009, : 969 - 973
  • [40] Configurable multi-rate decoder architecture for QC-LDPC codes based broadband broadcasting system
    Zhang, Luoming
    Gui, Lin
    Xu, Youyun
    Zhang, Wenjun
    IEEE TRANSACTIONS ON BROADCASTING, 2008, 54 (02) : 226 - 235