A Low Jitter and High-Speed Flash TDC with PVT Calibration and Its Testing Methodology

被引:0
作者
Sahani, Jagdeep Kaur [1 ]
Singh, Anil [1 ]
Agarwal, Alpana [1 ]
机构
[1] Thapar Inst Engn & Technol, Patiala 14700, Punjab, India
来源
EMERGING VLSI DEVICES, CIRCUITS AND ARCHITECTURES, VDAT 2023 | 2025年 / 1234卷
关键词
Time-to-digital converter; Digital-to-time converter; Testing; Normalized least mean square; Calibration;
D O I
10.1007/978-981-97-5269-0_9
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a high-resolution, low jitter, and low-power 4-bit flash time-to-digital converter(TDC). As TDC is prone to PVT variation, NLMS-based calibration is used to minimize the delay variation in buffers due to PVT spreads. The proposed TDC has 5 ps resolution with a dynamic range of 20 ps. The periodic jitter is 1.78 ps. The power consumption is 1.2 mW at 25 degrees C temperature and 1.8V supply voltage. Also, this paper describes a new methodology for testing of proposed 4-bit, high-speed flash TDC and verifies the outputs using an Hspice simulator. The proposed technique is implemented with comparatively simple circuitry which consists of on-chip Phase Locked Loop (PLL), Digital-to-Time Converter (DTC), a few inverters, and Time-to-Digital converter (TDC) under test. This circuit technique avoids the use of costly sophisticated instruments which are required for the measurement of high-speed clocks. The time resolution, i.e. 5 ps is verified using input clocks at 25 MHz.
引用
收藏
页码:95 / 108
页数:14
相关论文
共 50 条
[41]   High-Speed 6DoF Tool Monitoring Using a Low-Cost Photogrammetric System [J].
Sargeant, Ben ;
Puerto, Pablo ;
Richards, Charles ;
Leizea, Ibai ;
Garcia, Asier ;
Robson, Stuart .
METROLOGY, 2025, 5 (01)
[42]   Low-speed-camera-array-based high-speed three-dimensional deformation measurement method: Principle, validation, and application [J].
Chen, Ran ;
Li, Zhongwei ;
Zhong, Kai ;
Liu, Xingjian ;
Chao, Yuh Jin ;
Shi, Yusheng .
OPTICS AND LASERS IN ENGINEERING, 2018, 107 :21-27
[43]   High-Speed and Time-Interleaved ADCs Using Additive-Neural-Network-Based Calibration for Nonlinear Amplitude and Phase Distortion [J].
Zhai, Danfeng ;
Jiang, Wenning ;
Jia, Xinru ;
Lan, Jingchao ;
Guo, Mingqiang ;
Sin, Sai-Weng ;
Ye, Fan ;
Liu, Qi ;
Ren, Junyan ;
Chen, Chixiao .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2022, 69 (12) :4944-4957
[44]   An Investigation of the Novel Testing Setup for the Dynamic Characterization of Super High-Pressure High-Speed Switch Valves (vol 8, 130661, 2020) [J].
Ding, Chuan ;
Huang, Yu ;
Zhu, Yuhui ;
Liu, Shuo ;
Liu, Li .
IEEE ACCESS, 2021, 9 :161814-161814
[45]   A Coupled Error Self-Calibration Method for High-Speed Space Target Imaging in Stepped-Frequency Radar Based on Minimum Entropy [J].
Li, Pucheng ;
Li, Linghao ;
Lv, Linhan ;
Dong, Zehua ;
Wang, Zhen ;
Ding, Zegang .
IEEE TRANSACTIONS ON AEROSPACE AND ELECTRONIC SYSTEMS, 2025, 61 (01) :1090-1103
[46]   A high-speed and high-precision phase-shift demodulation algorithm for optical fiber sensing system based on low-coherence interference [J].
Wang, Shaohua ;
Jiang, Junfeng ;
Liu, Tiegen ;
Liu, Kun ;
Yin, Jinde ;
Meng, Xiange ;
Wang, Shuang ;
Qin, Zunqi ;
Zhang, Yimo .
22ND INTERNATIONAL CONFERENCE ON OPTICAL FIBER SENSORS, PTS 1-3, 2012, 8421
[47]   Low-power approaches to high-speed current-steering digital-to-analog converters in 0.18-μm CMOS [J].
Mercer, Douglas A. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (08) :1688-1698
[48]   High-speed multi-camera videogrammetric measurement of full-field 3D motion and deformation in full-scale crash testing of typical civil aircraft [J].
Xi, Xulong ;
Liu, Yan ;
Xue, Pu ;
Liu, Xiaochuan ;
Bai, Chunyu ;
Zhang, Xinyue ;
Gao, Liqiang .
AEROSPACE SCIENCE AND TECHNOLOGY, 2024, 152
[49]   A SiGe HBT 6th-Order 10 GHz Inductor-Less Anti-Aliasing Low-Pass Filter for High-Speed ATI Digitizers [J].
Centurelli, Francesco ;
Monsurro, Pietro ;
Scotti, Giuseppe ;
Tommasino, Pasquale ;
Trifiletti, Alessandro .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2022, 69 (01) :100-113
[50]   A 1.01-V 8.5-Gb/s/pin 16-Gb LPDDR5x SDRAM With Advanced I/O Circuitry for High-Speed and Low-Power Applications [J].
Ahn, Hyun-A ;
Sung, Yoo-Chang ;
Kim, Yong-Hun ;
Kim, Janghoo ;
Kim, Kihan ;
Lee, Dong-Hun ;
Go, Young-Gil ;
Lee, Jae-Woo ;
Jung, Jae-Woo ;
Kim, Yong-Hyun ;
Choi, Ga-Ram ;
Park, Jun-Seo ;
Lee, Bo-Hyeon ;
Baek, Jinhyeok ;
Moon, Daesik ;
Lim, Joo-Youn ;
Lim, Daihyun ;
Bae, Seung-Jun ;
Oh, Tae-Young .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2024, 59 (10) :3479-3487