A Low Jitter and High-Speed Flash TDC with PVT Calibration and Its Testing Methodology

被引:0
作者
Sahani, Jagdeep Kaur [1 ]
Singh, Anil [1 ]
Agarwal, Alpana [1 ]
机构
[1] Thapar Inst Engn & Technol, Patiala 14700, Punjab, India
来源
EMERGING VLSI DEVICES, CIRCUITS AND ARCHITECTURES, VDAT 2023 | 2025年 / 1234卷
关键词
Time-to-digital converter; Digital-to-time converter; Testing; Normalized least mean square; Calibration;
D O I
10.1007/978-981-97-5269-0_9
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a high-resolution, low jitter, and low-power 4-bit flash time-to-digital converter(TDC). As TDC is prone to PVT variation, NLMS-based calibration is used to minimize the delay variation in buffers due to PVT spreads. The proposed TDC has 5 ps resolution with a dynamic range of 20 ps. The periodic jitter is 1.78 ps. The power consumption is 1.2 mW at 25 degrees C temperature and 1.8V supply voltage. Also, this paper describes a new methodology for testing of proposed 4-bit, high-speed flash TDC and verifies the outputs using an Hspice simulator. The proposed technique is implemented with comparatively simple circuitry which consists of on-chip Phase Locked Loop (PLL), Digital-to-Time Converter (DTC), a few inverters, and Time-to-Digital converter (TDC) under test. This circuit technique avoids the use of costly sophisticated instruments which are required for the measurement of high-speed clocks. The time resolution, i.e. 5 ps is verified using input clocks at 25 MHz.
引用
收藏
页码:95 / 108
页数:14
相关论文
共 49 条
  • [1] Novel on-chip circuit for jitter testing in high-speed PLLs
    Cazeaux, JM
    Omaña, M
    Metra, C
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2005, 54 (05) : 1779 - 1788
  • [2] A Low-Power Reduced Kick-Back Comparator with Improved Calibration for High-Speed Flash ADCs
    Torfs, Guy
    Li, Zhisheng
    Bauwelinck, Johan
    Yin, Xin
    Vandewege, Jan
    Van Der Plas, Geert
    IEICE TRANSACTIONS ON ELECTRONICS, 2009, E92C (10): : 1328 - 1330
  • [3] High-speed accelerometer calibration
    不详
    AIRCRAFT ENGINEERING AND AEROSPACE TECHNOLOGY, 2000, 72 (05): : 488 - 488
  • [4] Fast Jitter Tolerance Testing for High-Speed Serial Links in Post-Silicon Validation
    Viveros-Wacher, Andres
    Baca-Baylon, Ricardo
    Rangel-Patino, Francisco E.
    Silva-Cortes, Johana L.
    Vega-Ochoa, Edgar A.
    Rayas-Sanchez, Jose E.
    IEEE TRANSACTIONS ON ELECTROMAGNETIC COMPATIBILITY, 2022, 64 (02) : 516 - 523
  • [5] PVT Variation Detection and Compensation Methods for High-Speed Systems
    Melikyan, Vazgen
    Balabanyan, Abraham
    Durgaryan, Armen
    Stepanyan, Harutyun
    Sloyan, Karen
    Musayelyan, Hovik
    Markosyan, Gayane
    2013 IFIP/IEEE 21ST INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION (VLSI-SOC), 2013, : 322 - 327
  • [6] Optimized body-biasing calibration methodology for high-speed comparators in 22nm FDX
    Cordova, David
    Cops, Wim
    Deval, Yann
    Rivet, Francois
    Lapuyade, Herve
    Nodenot, Nicolas
    Piccin, Yohan
    2021 IEEE 12TH LATIN AMERICA SYMPOSIUM ON CIRCUITS AND SYSTEM (LASCAS), 2021,
  • [7] A Testing Framework for High-Speed Network and Security Devices
    Bradatsch, Leonard
    Lukaseder, Thomas
    Kargl, Frank
    2017 IEEE 42ND CONFERENCE ON LOCAL COMPUTER NETWORKS (LCN), 2017, : 506 - 509
  • [8] High-speed wide-locking range VCO with frequency calibration
    Yasuda, T
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2000, E83A (12): : 2616 - 2622
  • [9] High-Accuracy Calibration of High-Speed Fringe Projection Profilometry Using a Checkerboard
    Wang, Jian
    Zhang, Zonghua
    Lu, Wenlong
    Jiang, Xiangqian Jane
    IEEE-ASME TRANSACTIONS ON MECHATRONICS, 2022, 27 (05) : 4199 - 4204
  • [10] Electro-optic testing technology for high-speed LSIs
    Nagatsuma, T
    IEICE TRANSACTIONS ON ELECTRONICS, 1996, E79C (04) : 482 - 488