Implementation of Full Adder Cells for Ultra Low Power Energy Efficient Computing Applications

被引:0
作者
Basha, Mohammed Mahaboob [1 ]
Rao, Vadde Seetharama [1 ]
Poreddy, Lachi Reddy [2 ]
Madhurima, V [3 ]
Gundala, Srinivasulu [2 ]
Stan, Ovidiu Petra [4 ]
机构
[1] Sreenidhi Inst Sci & Technol, Dept ECE, Hyderabad, India
[2] Lakireddy Bali Reddy Coll Engn, Dept ECE, Mylavaram, India
[3] SV Coll Engn Autonomous, Dept ECE, Tirupati, Andhra Pradesh, India
[4] Tech Univ Cluj Napoca, Fac Automat & Comp Sci, Cluj Napoca, Romania
来源
2ND INTERNATIONAL CONFERENCE ON SUSTAINABLE COMPUTING AND SMART SYSTEMS, ICSCSS 2024 | 2024年
关键词
Power consumption; ultralow power circuit; minimum energy; adders; Near threshold voltage; DESIGN; CIRCUIT; CMOS;
D O I
10.1109/ICSCSS60660.2024.10625340
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Energy Efficiency is of critical significance when designing integrated circuits. In the world of advanced integrated circuits that operate in near-threshold voltage is gaining much awareness because of its potential for high-performance and energy-efficient designs. Today's VLSI design places a great deal of importance on static or leaky power usage as technology advances into the nanoscale realm. In this brief, a one-bit full adder cell with reduced transistor count is suggested for lower power application by employing CMOS, Pass Transistor Logic and Transmission Gate schemes with XOR, XNOR and multiplexer logics at different supply voltages for achieving full swing sum and carry output. Post-layout simulation results reveal that, the proposed one-bit full adder design has achieved remarkable improvements compared to other published designs, boasting over 23% energy savings and over 32% reductions in Energy Delay Product by employing just 10 transistors. The outcomes demonstrate how efficient the full adder cells can serve as an arithmetic circuit for conventional signal processing computing applications in integrated circuits.
引用
收藏
页码:53 / 58
页数:6
相关论文
共 50 条
[41]   Two novel inverter-based ternary full adder cells using CNFETs for energy-efficient applications [J].
Salehabad, Iman Mahmoudi ;
Navi, Keivan ;
Hosseinzadeh, Mehdi .
INTERNATIONAL JOURNAL OF ELECTRONICS, 2020, 107 (01) :82-98
[42]   Low-power high-speed full adder for portable electronic applications [J].
Tung, C. -K. ;
Shieh, S. -H. ;
Cheng, C. -H. .
ELECTRONICS LETTERS, 2013, 49 (17) :1063-1064
[43]   A Novel Power-Aware and High Performance Full Adder Cell for Ultra-Low Power Designs [J].
Ramireddy, Gangadhar Reddy ;
Ravindra, J. V. R. .
2014 IEEE INTERNATIONAL CONFERENCE ON CIRCUIT, POWER AND COMPUTING TECHNOLOGIES (ICCPCT-2014), 2014, :1121-1126
[44]   Energy Efficient Compressor Cell for Low Power Computing [J].
Upadhyay, Rahul Mani ;
Chauhan, R. K. ;
Kumar, Manish .
ADCAIJ-ADVANCES IN DISTRIBUTED COMPUTING AND ARTIFICIAL INTELLIGENCE JOURNAL, 2023, 12 (01)
[45]   Analysis of Low Power Methods in 14T Full Adder [J].
Katragadda, Roshini .
2015 2ND INTERNATIONAL CONFERENCE ON ELECTRONICS AND COMMUNICATION SYSTEMS (ICECS), 2015, :1210-1215
[46]   A Low-Power High-Speed Hybrid Full Adder [J].
Mewada, Manan ;
Zaveri, Mazad .
2016 20TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST (VDAT), 2016,
[47]   SDTSPC-technique for low power noise aware 1-bit full adder [J].
Verma, Preeti ;
Sharma, Ajay K. ;
Noor, Arti ;
Pandey, Vinay S. .
ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2017, 92 (02) :303-314
[48]   A Low Power Gate Level Full Adder Module [J].
Balasubramanian, Padmanabhan ;
Mastorakis, Nikos E. .
PROCEEDINGS OF THE 3RD INT CONF ON APPLIED MATHEMATICS, CIRCUITS, SYSTEMS, AND SIGNALS/PROCEEDINGS OF THE 3RD INT CONF ON CIRCUITS, SYSTEMS AND SIGNALS, 2009, :246-+
[49]   A Sub-Threshold Operation of XOR based Energy Efficient Full Adder [J].
Tamang, Divakar ;
Pandey, Vinay ;
Singh, Neeraj Kumar .
2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, :1066-1069
[50]   Novel Low Power Full Adder Cells in 180nm CMOS Technology [J].
Wang, Dan ;
Yang, Maofeng ;
Cheng, Wu ;
Guan, Xuguang ;
Zhu, Zhangming ;
Yang, Yintang .
ICIEA: 2009 4TH IEEE CONFERENCE ON INDUSTRIAL ELECTRONICS AND APPLICATIONS, VOLS 1-6, 2009, :425-428