Implementation of Full Adder Cells for Ultra Low Power Energy Efficient Computing Applications

被引:0
作者
Basha, Mohammed Mahaboob [1 ]
Rao, Vadde Seetharama [1 ]
Poreddy, Lachi Reddy [2 ]
Madhurima, V [3 ]
Gundala, Srinivasulu [2 ]
Stan, Ovidiu Petra [4 ]
机构
[1] Sreenidhi Inst Sci & Technol, Dept ECE, Hyderabad, India
[2] Lakireddy Bali Reddy Coll Engn, Dept ECE, Mylavaram, India
[3] SV Coll Engn Autonomous, Dept ECE, Tirupati, Andhra Pradesh, India
[4] Tech Univ Cluj Napoca, Fac Automat & Comp Sci, Cluj Napoca, Romania
来源
2ND INTERNATIONAL CONFERENCE ON SUSTAINABLE COMPUTING AND SMART SYSTEMS, ICSCSS 2024 | 2024年
关键词
Power consumption; ultralow power circuit; minimum energy; adders; Near threshold voltage; DESIGN; CIRCUIT; CMOS;
D O I
10.1109/ICSCSS60660.2024.10625340
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Energy Efficiency is of critical significance when designing integrated circuits. In the world of advanced integrated circuits that operate in near-threshold voltage is gaining much awareness because of its potential for high-performance and energy-efficient designs. Today's VLSI design places a great deal of importance on static or leaky power usage as technology advances into the nanoscale realm. In this brief, a one-bit full adder cell with reduced transistor count is suggested for lower power application by employing CMOS, Pass Transistor Logic and Transmission Gate schemes with XOR, XNOR and multiplexer logics at different supply voltages for achieving full swing sum and carry output. Post-layout simulation results reveal that, the proposed one-bit full adder design has achieved remarkable improvements compared to other published designs, boasting over 23% energy savings and over 32% reductions in Energy Delay Product by employing just 10 transistors. The outcomes demonstrate how efficient the full adder cells can serve as an arithmetic circuit for conventional signal processing computing applications in integrated circuits.
引用
收藏
页码:53 / 58
页数:6
相关论文
共 50 条
  • [31] Energy Efficient Low Complexity Inexact Adder for Error Tolerant Applications
    Guduru, Tharun Kumar
    Kumar, Avula Manoj
    Esakki, Papanasam
    Nagarajan, Manikandan
    [J]. 2021 5TH INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, COMMUNICATION, COMPUTER TECHNOLOGIES AND OPTIMIZATION TECHNIQUES (ICEECCOT), 2021, : 558 - 561
  • [32] Ultra Low-Power High-Speed Single-Bit Hybrid Full Adder Circuit
    Kumar, Manoj
    Baghel, R. K.
    [J]. 2017 8TH INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION AND NETWORKING TECHNOLOGIES (ICCCNT), 2017,
  • [33] Low-power and low-energy CNFET-based approximate full adder cell for image processing applications
    Mehrabani, Yavar Safaei
    Maleknejad, Mojtaba
    Rostami, Danial
    Uoosefian, Hamid Reza
    [J]. CIRCUIT WORLD, 2022, 49 (04) : 397 - 412
  • [34] Low Power CMOS Full Adder Cells based on Alternative Logic for High-Speed Arithmetic Applications
    Subramanian, Sriram Sundar
    Gandhi, Mahendran
    [J]. INFORMACIJE MIDEM-JOURNAL OF MICROELECTRONICS ELECTRONIC COMPONENTS AND MATERIALS, 2024, 54 (03):
  • [35] A low-voltage and energy-efficient full adder cell based on carbon nanotube technology
    Navi, Keivan
    Rad, Rabe'e Sharifi
    Moaiyeri, Mohammad Hossein
    Momeni, Amir
    [J]. NANO-MICRO LETTERS, 2010, 2 (02) : 114 - 120
  • [36] Energy-Efficient Vision on the PULP Platform for Ultra-Low Power Parallel Computing
    Conti, Francesco
    Rossi, Davide
    Pullini, Antonio
    Loi, Igor
    Benini, Luca
    [J]. PROCEEDINGS OF THE 2014 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS (SIPS 2014), 2014, : 274 - 279
  • [37] Design and analysis of a novel low-power and energy-efficient 18T hybrid full adder
    Amini-Valashani, Majid
    Ayat, Mehdi
    Mirzakuchaki, Sattar
    [J]. MICROELECTRONICS JOURNAL, 2018, 74 : 49 - 59
  • [38] Performance Evaluation of Efficient Low Power 1-bit Hybrid Full Adder
    Upadhyay, Rahul Mani
    Chauhan, R. K.
    Kumar, Manish
    [J]. ADCAIJ-ADVANCES IN DISTRIBUTED COMPUTING AND ARTIFICIAL INTELLIGENCE JOURNAL, 2022, 11 (04): : 475 - 488
  • [39] Gate Diffusion Input Based 10-T CNTFET Power Efficient Full Adder
    Tyagi, Priyanka
    Singh, Sanjay Kumar
    Dua, Piyush
    [J]. RECENT ADVANCES IN ELECTRICAL & ELECTRONIC ENGINEERING, 2021, 14 (04) : 415 - 426
  • [40] Ultra Low Power Full Adder Circuit using Carbon Nanotube Field Effect Transistor
    Kumar, Koushik
    Sahithi, Chittineni
    Sahoo, Rasmita
    Sahoo, Subhendu Kumar
    [J]. 2014 INTERNATIONAL CONFERENCE ON POWER, CONTROL AND EMBEDDED SYSTEMS (ICPCES), 2014,