Implementation of Full Adder Cells for Ultra Low Power Energy Efficient Computing Applications

被引:0
作者
Basha, Mohammed Mahaboob [1 ]
Rao, Vadde Seetharama [1 ]
Poreddy, Lachi Reddy [2 ]
Madhurima, V [3 ]
Gundala, Srinivasulu [2 ]
Stan, Ovidiu Petra [4 ]
机构
[1] Sreenidhi Inst Sci & Technol, Dept ECE, Hyderabad, India
[2] Lakireddy Bali Reddy Coll Engn, Dept ECE, Mylavaram, India
[3] SV Coll Engn Autonomous, Dept ECE, Tirupati, Andhra Pradesh, India
[4] Tech Univ Cluj Napoca, Fac Automat & Comp Sci, Cluj Napoca, Romania
来源
2ND INTERNATIONAL CONFERENCE ON SUSTAINABLE COMPUTING AND SMART SYSTEMS, ICSCSS 2024 | 2024年
关键词
Power consumption; ultralow power circuit; minimum energy; adders; Near threshold voltage; DESIGN; CIRCUIT; CMOS;
D O I
10.1109/ICSCSS60660.2024.10625340
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Energy Efficiency is of critical significance when designing integrated circuits. In the world of advanced integrated circuits that operate in near-threshold voltage is gaining much awareness because of its potential for high-performance and energy-efficient designs. Today's VLSI design places a great deal of importance on static or leaky power usage as technology advances into the nanoscale realm. In this brief, a one-bit full adder cell with reduced transistor count is suggested for lower power application by employing CMOS, Pass Transistor Logic and Transmission Gate schemes with XOR, XNOR and multiplexer logics at different supply voltages for achieving full swing sum and carry output. Post-layout simulation results reveal that, the proposed one-bit full adder design has achieved remarkable improvements compared to other published designs, boasting over 23% energy savings and over 32% reductions in Energy Delay Product by employing just 10 transistors. The outcomes demonstrate how efficient the full adder cells can serve as an arithmetic circuit for conventional signal processing computing applications in integrated circuits.
引用
收藏
页码:53 / 58
页数:6
相关论文
共 50 条
[21]   CNFET based low power full adder circuit for VLSI applications [J].
Hussain I. ;
Chaudhury S. .
Nanoscience and Nanotechnology - Asia, 2020, 10 (03) :286-291
[22]   Low-power consumption ternary full adder based on CNTFET [J].
Jafarzadehpour, Fereshteh ;
Keshavarzian, Peiman .
IET CIRCUITS DEVICES & SYSTEMS, 2016, 10 (05) :365-374
[23]   Low Power 14T Hybrid Full Adder Cell [J].
Sugandha, Chauhan ;
Tripti, Sharma .
PROCEEDINGS OF THE 5TH INTERNATIONAL CONFERENCE ON FRONTIERS IN INTELLIGENT COMPUTING: THEORY AND APPLICATIONS, (FICTA 2016), VOL 2, 2017, 516 :151-160
[24]   Energy efficient low-power full-adder by 65 nm CMOS technology in ALU [J].
Kumar, Suresh N. ;
Paramasivam, K. .
CONCURRENCY AND COMPUTATION-PRACTICE & EXPERIENCE, 2019, 31 (12)
[25]   Design and analysis of low power high-speed 1-bit full adder cells for VLSI applications [J].
Tirumalasetty, Venkata Rao ;
Machupalli, Madhusudhan Reddy .
INTERNATIONAL JOURNAL OF ELECTRONICS, 2019, 106 (04) :521-536
[26]   High Speed Energy Efficient Static Segment Adder for Approximate Computing Applications [J].
Jothin, R. ;
Vasanthanayaki, C. .
JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2017, 33 (01) :125-132
[27]   CMOS full adder cells based on modified full swing restored complementary pass transistor logic for energy efficient high speed arithmetic applications [J].
Sundar, S. Sriram ;
Mahendran, G. .
INTEGRATION-THE VLSI JOURNAL, 2024, 95
[28]   Asynchronous Design of Energy Efficient Full Adder [J].
Kumar, A. Kishore ;
Somasundareswari, D. ;
Duraisamy, D. ;
Sabarinathan, G. .
2013 INTERNATIONAL CONFERENCE ON COMPUTER COMMUNICATION AND INFORMATICS, 2013,
[29]   A Novel Energy-Efficient Hybrid Full Adder Circuit [J].
Sharma, Trapti ;
Kumre, Laxmi .
ADVANCES IN DATA AND INFORMATION SCIENCES, VOL 1, 2018, 38 :105-114
[30]   Low Power Noise Tolerant Domino 1-Bit Full Adder [J].
Meher, Preetisudha ;
Mahapatra, Kamala Kanta .
PROCEEDINGS OF THE 2014 INTERNATIONAL CONFERENCE ON ADVANCES IN ENERGY CONVERSION TECHNOLOGIES (ICAECT): INTELLIGENT ENERGY MANAGEMENT: TECHNOLOGIES AND CHALLENGES, 2014, :125-129