High-Breakdown and Low-Leakage 4H-SiC MOS Capacitor Based on HfO2/SiO2 Stacked Gate Dielectric in Trench Structures

被引:0
|
作者
Huang, Qimin [1 ,2 ,3 ]
Guo, Yunduo [1 ,2 ,3 ]
Wang, Anfeng [1 ,2 ,3 ]
Gu, Lin [1 ,2 ,3 ]
Wang, Zhenyu [1 ,2 ,3 ]
Ding, Chengxi [1 ,2 ,3 ]
Shen, Yi [1 ,2 ,3 ]
Ma, Hongping [1 ,2 ,3 ]
Zhang, Qingchun [1 ,2 ,3 ]
机构
[1] Fudan Univ, Inst Wide Bandgap Semicond & Future Lighting, Acad Engn & Technol, Shanghai 200433, Peoples R China
[2] Fudan Univ, Shanghai Res Ctr Silicon Carbide Power Devices Eng, Shanghai 200433, Peoples R China
[3] Res Inst Fudan Univ Ningbo, Inst Wide Bandgap Semicond Mat & Devices, Ningbo 315327, Peoples R China
基金
国家重点研发计划; 中国国家自然科学基金;
关键词
trench MOS; ALD; high-k; gate dielectric; MIS capacitor; CONDUCTION MECHANISMS; N-TYPE; NITRIDE;
D O I
10.3390/nano15050343
中图分类号
O6 [化学];
学科分类号
0703 ;
摘要
The progression of SiC MOSFET technology from planar to trench structures requires optimized gate oxide layers within the trench to enhance device performance. In this study, we investigated the interface characteristics of HfO2 and SiO2/HfO2 gate dielectrics grown by atomic layer deposition (ALD) on SiC trench structures. The trench structure morphology was revealed using scanning electron microscopy (SEM). Atomic force microscopy (AFM) measurements showed that the roughness of both films was below 1nm. Spectroscopic ellipsometry (SE) indicated that the physical thicknesses of HfO2 and SiO2/HfO2 were 38.275 nm and 40.51 nm, respectively, demonstrating their comparable thicknesses. X-ray photoelectron spectroscopy (XPS) analysis of the gate dielectrics revealed almost identical Hf 4f core levels for both HfO2 and the SiO2/HfO2 composite dielectrics, suggesting that the SiO2 interlayer and the SiC substrate had minimal impact on the electronic structure of the HfO2 film. The breakdown electric field of the HfO2 film was recorded as 4.1 MV/cm, with a leakage current at breakdown of 1.1 x 10-3A/cm2. The SiO2/HfO2 stacked film exhibited significantly better performance, with a breakdown electric field of 6.5 MV/cm and a marked reduction in leakage current to 3.7 x 10-4 A/cm2. A detailed extraction and analysis of the leakage current mechanisms were proposed, and the data suggested that the introduction of thin SiO2 interfacial layers effectively mitigated small bandgap offset issues, significantly reducing leakage current and improving device performance.
引用
收藏
页数:14
相关论文
共 50 条
  • [21] Breakdown phenomena of Al-based high-k dielectric/SiO2 stack on 4H-SiC
    Kumta, A.
    Rusli
    Xia, J. H.
    APPLIED PHYSICS LETTERS, 2009, 94 (23)
  • [22] Leakage current and charge trapping behavior in TiO2/SiO2 high-κ gate dielectric stack on 4H-SIC substrate
    Mahapatra, R.
    Chakraborty, Amit K.
    Poolamai, N.
    Horsfall, A.
    Chattopadhyay, S.
    Wright, N. G.
    Coleman, Karl S.
    Coleman, P. G.
    Burrows, C. P.
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2007, 25 (01): : 217 - 223
  • [23] Improved Characteristics of 4H-SiC MISFET with AlON/Nitrided SiO2 Stacked Gate Dielectrics
    Hosoi, Takuji
    Kagei, Yusuke
    Kirino, Takashi
    Watanabe, Yuu
    Kozono, Kohei
    Mitani, Shuhei
    Nakano, Yuki
    Nakamura, Takashi
    Watanabe, Heiji
    SILICON CARBIDE AND RELATED MATERIALS 2009, PTS 1 AND 2, 2010, 645-648 : 991 - +
  • [24] Polarity effect on the temperature dependence of leakage current through HfO2/SiO2 gate dielectric stacks
    Xu, Z
    Houssa, M
    De Gendt, S
    Heyns, M
    APPLIED PHYSICS LETTERS, 2002, 80 (11) : 1975 - 1977
  • [25] Enhancement of channel mobility in 4H-SiC trench MOSFET by inducing stress at SiO2/SiC gate interface
    Kagoshima, E.
    Takeuchi, W.
    Kutsuki, K.
    Sakashita, M.
    Fujiwara, H.
    Nakatsuka, O.
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2022, 61 (SC)
  • [26] Performance Improvement in 4H-SiC UMOSFET with HfO2/Al2O3 Gate Dielectric Stack
    Bharti, Deepshikha
    Islam, Aminul
    PROCEEDINGS OF 2ND INTERNATIONAL CONFERENCE ON 2017 DEVICES FOR INTEGRATED CIRCUIT (DEVIC), 2017, : 804 - 807
  • [27] Low-pressure oxidation for improving interface properties and voltage instability of SiO2/4H-SiC MOS capacitor
    Wang, Zhaoyi
    Lin, Zijie
    Li, Jingang
    Liu, Wen
    APPLIED SURFACE SCIENCE, 2025, 681
  • [28] Low-Temperature Deuterium Annealing for HfO2/SiO2 Gate Dielectric in Silicon MOSFETs
    Kil, Tae-Hyun
    Yeon, Ju-Won
    Park, Hyo-Jun
    Lee, Moon-Kwon
    Yun, Eui-Cheol
    Kim, Min-Woo
    Kang, Sang-Min
    Park, Jun-Young
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2024, 12 : 1030 - 1033
  • [29] Interface study of atomic-layer-deposited HfO2/NO-nitrided SiO2 gate dielectric stack on 4H SiC
    Wu, Yang
    Wang, Shurui
    Xuan, Yi
    Shen, Tian
    Ye, Peide D.
    Cooper, James A.
    2007 INTERNATIONAL SEMICONDUCTOR DEVICE RESEARCH SYMPOSIUM, VOLS 1 AND 2, 2007, : 292 - +
  • [30] Characterization of 4H-SiC MOS structures with Al2O3 as gate dielectric
    Paskaleva, A
    Ciechonski, RR
    Syväjärvi, M
    Atanassova, E
    Yakimova, R
    SILICON CARBIDE AND RELATED MATERIALS 2004, 2005, 483 : 709 - 712