A SFQ-to-CMOS Interface Circuit Based on SiGe BiCMOS for Josephson-CMOS Hybrid System

被引:0
|
作者
Chen, Zhichao [1 ,2 ]
Zhang, Xingyu [1 ,2 ]
You, Lixing [1 ,2 ]
Li, Lingyun [1 ,2 ]
机构
[1] Chinese Acad Sci, Shanghai Inst Microsyst & Informat Technol SIMIT, Shanghai Key Lab Supercond Integrated Circuit Tech, 865 Changning Rd, Shanghai 200050, Peoples R China
[2] Univ Chinese Acad Sci UCAS, 19 Yuquan Rd, Beijing 100049, Peoples R China
关键词
Superconducting computers; Superconductor-semiconductor interface; Josephson-CMOS hybrid memory; SFQ-CMOS interconnection; Cryogenic SiGe BiCMOS; Cryogenic signal conversion; AMPLIFIERS; HBT;
D O I
10.1007/s10909-025-03291-6
中图分类号
O59 [应用物理学];
学科分类号
摘要
In this article, a novel DC-biased interface for multi-channel superconducting computers was designed, fabricated, and tested. Conventional interfaces for Josephson-CMOS memory rely on Josephson latching drivers (JLDs) or SQUID (Superconducting Quantum Interference Device) stacks to convert weak signals. However, SQUID stacks achieve high frequencies (tens of GHz) but produce only a few millivolts of output and occupy large areas, while JLDs provide higher output voltages (tens of millivolts) but require AC bias. To address these limitations, an interface based on SiGe BiCMOS (Silicon-Germanium Bipolar CMOS) technology was proposed, integrating the functions of JLDs and CMOS amplifiers into a single chip. Fabricated using a 130 nm SiGe BiCMOS process, the interface converts 200 mu V to 1.2 V with a power consumption of only 386 mu W per channel at 4.2 K. Low-frequency measurements demonstrated 21-channel signal conversion without the need for clock synchronization or additional amplifiers, significantly simplifying the cryogenic system. The proposed interface features key advantages, including DC bias, high gain, and asynchronous operation, making it a practical solution for superconductor-semiconductor signal conversion. While its maximum speed is currently limited, this interface represents a promising step toward scalable, energy-efficient multi-channel superconducting computers.
引用
收藏
页数:13
相关论文
共 50 条
  • [1] An interface circuit for a Josephson-CMOS hybrid digital system
    Suzuki, M
    Maezawa, M
    Takato, H
    Nakagawa, H
    Hirayama, F
    Kiryu, S
    Aoyagi, M
    Sekigawa, T
    Shoji, A
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 1999, 9 (02) : 3314 - 3317
  • [2] Interface circuit for a Josephson-CMOS hybrid digital system
    Suzuki, M.
    Maezawa, M.
    Takato, H.
    Nakagawa, H.
    Hirayama, F.
    Kiryu, S.
    Aoyagi, M.
    Sekigawa, T.
    Shoji, A.
    IEEE Transactions on Applied Superconductivity, 1999, 9 (2 III): : 3314 - 3317
  • [3] HYBRID JOSEPHSON-CMOS FIFO
    FELDMAN, AR
    VANDUZER, T
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 1995, 5 (02) : 2648 - 2651
  • [4] Josephson-CMOS hybrid memory with ultra-high-speed interface circuit
    Feng, YJ
    Meng, X
    Whiteley, SR
    Van Duzer, T
    Fujiwara, K
    Miyakawa, H
    Yoshikawa, N
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2003, 13 (02) : 467 - 470
  • [5] Hybrid Josephson-CMOS FIFO
    Univ of California at Berkeley, Berkeley, United States
    IEEE Trans Appl Supercond, 2 pt 3 (2648-2651):
  • [6] New Josephson-CMOS Interface Amplifier
    Wei, Daniel
    Whiteley, Stephen R.
    Zheng, Lizhen
    Park, Heejoung
    Kim, Hoki
    Van Duzer, Theodore
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2011, 21 (03) : 805 - 808
  • [7] Josephson-CMOS Hybrid Memory With Nanocryotrons
    Tanaka, Masamitsu
    Suzuki, Masato
    Konno, Gen
    Ito, Yuki
    Fujimaki, Akira
    Yoshikawa, Nobuyuki
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2017, 27 (04)
  • [8] Investigation of robust CMOS amplifiers for Josephson-CMOS hybrid memories
    Jin, Hyunjoo
    Kuwabara, Keita
    Yamanashi, Yuki
    Yoshikawa, Nobuyuki
    SUPERCONDUCTIVITY CENTENNIAL CONFERENCE 2011, 2012, 36 : 229 - 234
  • [9] Hybrid Josephson-CMOS memory: a solution for the Josephson memory problem
    Van Duzer, T
    Feng, YJ
    Meng, XF
    Whiteley, SR
    Yoshikawa, N
    SUPERCONDUCTOR SCIENCE & TECHNOLOGY, 2002, 15 (12): : 1669 - 1674
  • [10] Hybrid Josephson-CMOS Memory in Advanced Technologies and Larger Sizes
    Liu, Q.
    Van Duzer, T.
    Fujiwara, K.
    Yoshikawa, N.
    7TH EUROPEAN CONFERENCE ON APPLIED SUPERCONDUCTIVITY (EUCAS'05), 2006, 43 : 1171 - 1174