Monolithic Integration of GaAs-Based Darlington Cascode With Multifinger and Nonuniform Spacing Emitter

被引:1
作者
Wu, Dian-Ying [1 ]
Chiu, Yu-Hsiang [1 ]
Liu, Yu-Chen [1 ]
Wu, Cheng-Yeu [2 ]
Lour, Wen-Shiung [3 ]
Wu, Meng-Chyi [1 ]
机构
[1] Natl Tsing Hua Univ, Inst Elect Engn, Hsinchu 30013, Taiwan
[2] Vet Gen Hosp, Dept Surg, Div Plast & Reconstruct Surg, Taichung 40705, Taiwan
[3] Natl Taiwan Ocean Univ, Dept Elect Engn, Keelung 202301, Taiwan
关键词
Bipolar high electron mobility transistor (BiHEMT); Darlington cascade; double-pulse test; GaAs; heterojunction bipolar transistor (HBT); monolithic integration; pseudomorphic high electron mobility transistor (pHEMT); DRIVER; LASER;
D O I
10.1109/TED.2024.3481204
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this article, we demonstrate the fabrication of the Darlington cascode by monolithically integrating two InGaP/GaAs heterojunction bipolar transistors (HBTs)with one AlGaAs/InGaAs pseudomorphic high electronmobility transistor (pHEMT) from a GaAs-based bipolar high electron mobility transistor (BiHEMT) epitaxial wafer. To mitigate the thermal coupling effect and increase the collector current in the high current HBTs, two main techniques are investigated to fabricate the Darlington pair, nonuniform spacing among the multifinger emitter and interdigitated connection between emitter and base. The optimized integrated Darlington cascode configuration witha gate width of 20 mm of pHEMT exhibits a collector current of 580 mA, a current gain of 5337 at V-BE=3 V, and a current degradation of only 16% at 450 K compared to 300 K. Besides, no current collapse phenomenon due to thermal effect is observed at high currents. In addition, from the double-pulse test, the optimized Darlington cascode exhibits a fast turn-on time of 48.8 ns, a turn-off time of49.1 ns, and switching energy losses of 128 and 32.0 nJ during the turn-on and turn-off transients, respectively. The device performs well not just in the output current but also in its switching behavior.
引用
收藏
页码:7358 / 7365
页数:8
相关论文
共 26 条
[1]  
AKAGI J, 1994, ISSCC DIG TECH PAP I, V37, P168, DOI 10.1109/ISSCC.1994.344684
[2]   Design and Analysis of a DC-43.5-GHz Fully Integrated Distributed Amplifier Using GaAs HEMT-HBT Cascode Gain Stage [J].
Chang, Hong-Yeh ;
Liu, Yu-Cheng ;
Weng, Shou-Hsien ;
Lin, Chi-Hsien ;
Yeh, Yeh-Liang ;
Wang, Yu-Chi .
IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2011, 59 (02) :443-455
[3]   Design of multi-finger AlGaAs/GaAs HBTs with non-uniform spacing [J].
Chang, YH ;
Lee, YC ;
Liu, CC .
1998 IEEE HONG KONG ELECTRON DEVICES MEETING, PROCEEDINGS, 1998, :78-81
[4]  
Chen T. T., 2018, NITRIDE SEMICONDUCTO, P441, DOI [10.1016/B978-0-08-101942-9.00013-7, DOI 10.1016/B978-0-08-101942-9.00013-7]
[5]  
Gutierrez A., 2020, P PCIM EUR DIG DAYS, P1
[6]  
Hu S., 2012, P WAMICON IEEE WIR M, P1, DOI [10.1109/WAMICON.2012.6208442, DOI 10.1109/WAMICON.2012.6208442]
[7]  
Hwang S., 2023, IEEE MTT S INT MICRO, P697, DOI [10.1109/IMS37964.2023.10188069, DOI 10.1109/IMS37964.2023.10188069]
[8]   Field Plate Designs in All-GaN Cascode Heterojunction Field-Effect Transistors [J].
Jiang, Sheng ;
Lee, Kean Boon ;
Zaidi, Zaffar H. ;
Uren, Michael J. ;
Kuball, Martin ;
Houston, Peter A. .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2019, 66 (04) :1688-1693
[9]   All-GaN-Integrated Cascode Heterojunction Field Effect Transistors [J].
Jiang, Sheng ;
Lee, Kean Boon ;
Guiney, Ivor ;
Miaja, Pablo F. ;
Zaidi, Zaffar H. ;
Qian, Hongtu ;
Wallis, David J. ;
Forsyth, Andrew J. ;
Humphreys, Colin J. ;
Houston, Peter A. .
IEEE TRANSACTIONS ON POWER ELECTRONICS, 2017, 32 (11) :8743-8750
[10]  
Kurinec S. K., 2001, ENCY MAT SCI TECHNOL, P622, DOI [10.1016/B0-08-043152-6/00119-4, DOI 10.1016/B0-08-043152-6/00119-4]