Chip-Package interaction stress analysis and optimization for a 14nm extreme low-k chip of FCCSP package

被引:1
|
作者
Han, Shunfeng [1 ]
Li, Dejian [1 ]
Feng, Xi [1 ]
Guan, Yuan [1 ]
Li, Bofu [1 ]
Li, Dameng [1 ]
Liu, Yunting [2 ]
Liu, Fengman [2 ]
机构
[1] Beijing Smartchip Microelect Technol Co Ltd, Beijing, Peoples R China
[2] Chinese Acad Sci, Inst Microelect, Beijing, Peoples R China
来源
2022 23RD INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY, ICEPT | 2022年
关键词
Chip-Package interaction; ELK; submodeling; chip thickness; PSV opening; PI opening; bump size;
D O I
10.1109/ICEPT56209.2022.9873316
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
In this paper, Chip-Package interaction(CPI) stress during chip attach reflow process were analyzed by FEM. Furthermore, there is a much distinct scales difference between 15mmx15mm FCCSP package and extreme low-k (ELK) chip, submodeling techniques had been used in this study to bridge the scale gap. Firstly, in order to get more accurate CPI stress in the submodel, it's necessary to locate the weakest bump. A FEM thermal-mechanical stress analysis with global package model was conducted. In this global model, the PSV and PI layer weren't established. The result showed the maximum stress of package appeared on the left lower side of the chip. Secondly, according to the simulation results of the global model, a 1/4 model of the package was established to reduce simulation time. Then, according to the 1/4 model simulation results, we establish submodel, which the PSV opening size is 40um, the PI opening size is 30um, and the bump size is 45umx7Oum, the chip thickness is 150um, and then the submodel simulation was carried out. So far, the detailed CPI stress was obtained. Finally, 4 structural parameters were chosen to conduct DOE analysis evaluating the effects on CPI stress, including of chip thickness, PSV opening size, PI opening size and bump size. The results showed that the stress of the ELK layer was directly concerned with the structural characters. By optimization on structure properties of the FCCSP package, the stress of the ELK layer can be reduced to the relatively safe level.
引用
收藏
页数:5
相关论文
共 14 条
  • [1] Chip-Package Interaction and Crackstop Study for Cu/Ultra low-k Interconnects
    Zhang, Xuefeng
    Smith, Ryan S.
    Huang, Rui
    Ho, Paul S.
    STRESS-INDUCED PHENOMENA IN METALLIZATION, 2009, 1143 : 197 - +
  • [2] Evaluation of Chip-Package Interaction by Means of Stress Sensors
    Sun, Jingyao
    Gabani, Dhruvit
    Silber, Christian
    Dietz, Franz
    Kabakchiev, Alexander
    Gromala, Przemyslaw
    Thewes, Roland
    Pecanac, Goran
    IEEE SENSORS JOURNAL, 2022, 22 (13) : 12959 - 12966
  • [3] Thermal stress analysis of the low-k layer in a flip-chip package
    Wang, L.
    Xu, C.
    Lin, L.
    Yang, C.
    Wang, J.
    Xiao, F.
    Zhang, W.
    MICROELECTRONIC ENGINEERING, 2016, 163 : 78 - 82
  • [4] Novel Methodology for Assessing Chip-Package Interaction Effects on Chip Performance
    Kteyan, Armen
    Choy, Jun-Ho
    Sukharev, Valeriy
    Bertoletti, Massimo
    Maiorca, Carmelo
    Zadra, Rossana
    Inzaghi, Massimo
    Gattere, Gabriele
    Zinco, Giancarlo
    Valente, Paolo
    Bardelli, Roberto
    Valerio, Alessandro
    Rolandi, Pierluigi
    Monetti, Mattia
    Cuomo, Valentina
    Santapa, Salvatore
    ISPD'22: PROCEEDINGS OF THE 2022 INTERNATIONAL SYMPOSIUM ON PHYSICAL DESIGN, 2022, : 83 - 89
  • [5] Ultra Fine Pitch/Low Cost FCCSP Package and Chip Package Interaction (CPI) for Advanced CMOS Nodes
    Lin, Yen-Liang
    Liu, Chung-Shi
    Yu, Douglas
    2016 IEEE 66TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2016, : 595 - 599
  • [6] Chip-Package Interaction Challenges for Large Die Applications
    Wu, Zhuo-Jie
    Carey, Charles
    Donavan, Samantha
    Hunt, Doug
    Justison, Patrick
    Anemikos, Theo
    Cincotta, John
    Gagnon, Hugues
    Chacon, Oswaldo
    Martel, Robert
    Wassick, Thomas
    2018 IEEE 68TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2018), 2018, : 656 - 662
  • [7] 7nm Chip-Package Interaction Study on a Fine Pitch Flip Chip Package With Laser Assist Bonding and Mass Reflow Technology
    Hsu, Ian
    Chen, Chi-Yuan
    Lin, Stanley
    Yu, Ta-Jen
    Cho, NamJu
    Hsieh, Ming-Che
    2019 IEEE 69TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2019, : 289 - 293
  • [8] Mechanical Stress Management for Electrical Chip-Package Interaction (e-CPI)
    Zhao, Wei
    Nakamoto, Mark
    Ramachandran, Vidhya
    Radojcic, Riko
    2014 IEEE 64TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2014, : 1226 - 1230
  • [9] Investigation of Chip-Package Interaction -Looking for More Acceleration in Product Qualification Tests
    Kanert, Werner
    Pufall, Reinhard
    2009 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, VOLS 1 AND 2, 2009, : 913 - 916
  • [10] Effect of Different PBO-Based RDL Structures on Chip-Package Interaction Reliability of Wafer Level Package
    Qin, Chong
    Li, Yi
    Mao, Haiyang
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2020, 20 (03) : 524 - 529