Low-iteration hybrid computing CORDIC architecture

被引:0
|
作者
Bai, Na [1 ,3 ]
Qu, Ruizheng [1 ]
Xu, Yaohua [1 ]
Wang, Yi [1 ]
Chen, Xiaojie [1 ]
Li, Li [2 ,3 ]
机构
[1] Anhui Univ, Informat Mat & Intelligent Sensing Lab Anhui Prov, Hefei 230601, Peoples R China
[2] Jincheng Res Inst Opomechatron Ind, Jincheng 048000, Peoples R China
[3] Shanxi Key Lab Adv Semicond Optoelect Devices & In, Jincheng 048000, Peoples R China
关键词
Hybrid CORDIC algorithm; Rotation mode; Low iteration; Low hardware complexity; Faster computation; ALGORITHM;
D O I
10.1016/j.mejo.2024.106481
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
CORDIC (Coordinate Rotational Digital Computer) algorithm is widely used due to its simplicity and flexibility. The main drawbacks of CORDIC are its high number of iterations and the introduction of errors by scale factorization. To address these problems, this paper proposes a new hybrid CORDIC algorithm architecture which can effectively reduce the hardware complexity and decrease the number of iterations for faster computation by selecting rotation mode. After experimental comparisons, the number of iterations is reduced by about 3 times compared with the original research. This study verifies the feasibility of the proposed CORDIC algorithm architecture by calculating sine and cosine functions. The error between the calculated value and the true value is approximately 0.00004. This design uses 180-nm CMOS technology and operates at 1V, with an overall power consumption of 374 pJ. Compared to the current advanced CORDIC algorithm, the power consumption has been reduced by 1.5 %. Delay decreased by 12.8 %.
引用
收藏
页数:7
相关论文
共 50 条
  • [1] Low Latency Hybrid CORDIC Algorithm
    Shukla, Rohit
    Ray, Kailash Chandra
    IEEE TRANSACTIONS ON COMPUTERS, 2014, 63 (12) : 3066 - 3078
  • [2] CORDIC-Based Architecture for Computing Nth Root and Its Implementation
    Luo, Yuanyong
    Wang, Yuxuan
    Sun, Huaqing
    Zha, Yi
    Wang, Zhongfeng
    Pan, Hongbing
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2018, 65 (12) : 4183 - 4195
  • [3] A Low-Power Hybrid Adaptive CORDIC
    Hong-Thu Nguyen
    Xuan-Thuan Nguyen
    Cong-Kha Pham
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2018, 65 (04) : 496 - 500
  • [4] VLSI architecture for low latency radix-4 CORDIC
    Lakshmi, B.
    Dhar, A. S.
    COMPUTERS & ELECTRICAL ENGINEERING, 2011, 37 (06) : 1032 - 1042
  • [5] Low latency pipelined CORDIC-like rotator architecture
    Lakshmi, B.
    Dhar, A. S.
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2017, 104 (01) : 64 - 78
  • [6] A Low-power Cordic and CSD based DCT Architecture
    Tao, Yi
    Yang, Wu
    Li, Yujing
    PROCEEDINGS OF THE 5TH INTERNATIONAL CONFERENCE ON ADVANCED DESIGN AND MANUFACTURING ENGINEERING, 2015, 39 : 1844 - 1847
  • [7] Low Latency VLSI Architecture for the Radix-4 CORDIC Algorithm
    Lakshmi, B.
    Dhar, A. S.
    IEEE REGION 10 COLLOQUIUM AND THIRD INTERNATIONAL CONFERENCE ON INDUSTRIAL AND INFORMATION SYSTEMS, VOLS 1 AND 2, 2008, : 248 - 252
  • [8] A CORDIC-Friendly FFT Architecture
    El-Motaz, Mohammed A.
    Nasr, Omar A.
    Osama, Karim
    2014 INTERNATIONAL WIRELESS COMMUNICATIONS AND MOBILE COMPUTING CONFERENCE (IWCMC), 2014, : 1087 - 1092
  • [9] An Area Efficient Composed CORDIC Architecture
    Aguirre-Ramos, Francisco
    Morales-Reyes, Alicia
    Cumplido, Rene
    Feregrino-Uribe, Claudia
    ADVANCES IN ELECTRICAL AND COMPUTER ENGINEERING, 2014, 14 (02) : 113 - 116
  • [10] Parallel CORDIC-like Architecture: For Fast Rotation Implementation
    Lakshmi, B.
    Dhar, A. S.
    2011 IEEE REGION 10 CONFERENCE TENCON 2011, 2011, : 701 - 705