共 50 条
- [1] CLOCK GATING ARCHITECTURES FOR FPGA POWER REDUCTION FPL: 2009 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS, 2009, : 112 - 118
- [2] Architectures for Montgomery's multiplication IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2003, 150 (06): : 361 - 368
- [3] Power Reduction by Clock Gating Technique SMART GRID TECHNOLOGIES (ICSGT- 2015), 2015, 21 : 631 - 635
- [4] Deterministic clock Gating for microprocessor power reduction NINTH INTERNATIONAL SYMPOSIUM ON HIGH-PERFORMANCE COMPUTER ARCHITECTURE, PROCEEDINGS, 2003, : 113 - 122
- [5] Capture Power Reduction Using Clock Gating Aware Test Generation ITC: 2009 INTERNATIONAL TEST CONFERENCE, 2009, : 101 - 109
- [6] New and improved architectures for Montgomery modular multiplication MOBILE NETWORKS & APPLICATIONS, 2007, 12 (04): : 281 - 291
- [7] New and Improved Architectures for Montgomery Modular Multiplication Mobile Networks and Applications, 2007, 12 : 281 - 291
- [8] Scan power reduction based on clock-gating IEICE ELECTRONICS EXPRESS, 2012, 9 (12): : 1018 - 1022
- [10] Bit-level architectures for Montgomery's multiplication ICECS 2001: 8TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-III, CONFERENCE PROCEEDINGS, 2001, : 273 - 276