Power Reduction of Montgomery Multiplication Architectures Using Clock Gating

被引:1
|
作者
Erra, Rachana [1 ]
Stine, James E. [1 ]
机构
[1] Oklahoma State Univ, VLSI Comp Architecture Res Grp, Dept Elect & Comp Engn, Stillwater, OK 74078 USA
关键词
Montgomery Multiplication; Low Power Hardware; Cryptography; MODULAR MULTIPLICATION;
D O I
10.1109/MWSCAS60917.2024.10658942
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This work presents an analysis of the power consumption of different radix implementations of Montgomery multiplication (MM). Different MM architectures are discussed and a new modified architecture for the radix-2 processing element (PE), where conversion from carry save representation to conventional representation is accomplished without using a Carry Propagate Adder (CPA) is presented in this paper. The proposed radix-2 architecture also eliminates race conditions by avoiding incorrect data selection of the multiplier bit by a processing element, by using a register. Also, the overall architectural power consumption is reduced by applying the clock gating technique to the proposed radix-2 architecture and also the high radix architecture used in this paper. Power, Performance, and Area (PPA) analysis is performed using TSMC 28hpc+ 28 nm to understand the trade-off requirements between the implementations. The results indicate that radix-2 architecture occupies lower area compared to high radix i.e. radix-16 and radix-216 implementations but the high radix architectures take less number of clock cycles than the radix-2 architecture.
引用
收藏
页码:474 / 478
页数:5
相关论文
共 50 条
  • [1] CLOCK GATING ARCHITECTURES FOR FPGA POWER REDUCTION
    Huda, Safeen
    Mallick, Muntasir
    Anderson, Jason H.
    FPL: 2009 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS, 2009, : 112 - 118
  • [2] Architectures for Montgomery's multiplication
    Nibouche, O
    Bouridane, A
    Nibouche, M
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2003, 150 (06): : 361 - 368
  • [3] Power Reduction by Clock Gating Technique
    Srinivasan, Nandita
    Prakash, Navamitha. S.
    Shalakha, D.
    Sivaranjani, D.
    Lakshmi, Swetha Sri G.
    Sundari, B. Bala Tripura
    SMART GRID TECHNOLOGIES (ICSGT- 2015), 2015, 21 : 631 - 635
  • [4] Deterministic clock Gating for microprocessor power reduction
    Li, H
    Bhunia, S
    Chen, Y
    Vijaykumar, TN
    Roy, K
    NINTH INTERNATIONAL SYMPOSIUM ON HIGH-PERFORMANCE COMPUTER ARCHITECTURE, PROCEEDINGS, 2003, : 113 - 122
  • [5] Capture Power Reduction Using Clock Gating Aware Test Generation
    Chakravadhanula, Krishna
    Chickermane, Vivek
    Keller, Brion
    Gallagher, Patrick
    Narang, Prashant
    ITC: 2009 INTERNATIONAL TEST CONFERENCE, 2009, : 101 - 109
  • [6] New and improved architectures for Montgomery modular multiplication
    Sudhakar, M.
    Kamala, R. V.
    Srinivas, M. B.
    MOBILE NETWORKS & APPLICATIONS, 2007, 12 (04): : 281 - 291
  • [7] New and Improved Architectures for Montgomery Modular Multiplication
    M. Sudhakar
    R. V. Kamala
    M. B. Srinivas
    Mobile Networks and Applications, 2007, 12 : 281 - 291
  • [8] Scan power reduction based on clock-gating
    Huang, Ning
    Zhu, En
    IEICE ELECTRONICS EXPRESS, 2012, 9 (12): : 1018 - 1022
  • [9] New Hardware Architectures for Montgomery Modular Multiplication Algorithm
    Huang, Miaoqing
    Gaj, Kris
    El-Ghazawi, Tarek
    IEEE TRANSACTIONS ON COMPUTERS, 2011, 60 (07) : 923 - 936
  • [10] Bit-level architectures for Montgomery's multiplication
    Nibouche, O
    Bouridane, A
    Nibouche, M
    ICECS 2001: 8TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-III, CONFERENCE PROCEEDINGS, 2001, : 273 - 276