HNMC: Hybrid Near-Memory Computing Circuit for Neural Network Acceleration

被引:0
|
作者
Liu, Xiyan [1 ]
Liu, Qiang [1 ]
机构
[1] Tianjin Univ, Sch Microelect, Tianjin Key Lab Imaging & Sensing Microelect Techn, Tianjin 300072, Peoples R China
基金
中国国家自然科学基金;
关键词
Circuits; Table lookup; Delays; Random access memory; Optimization; Xenon; Neural networks; Near-memory computing; SRAM; look-up table; multiplier; neural networks; MULTIPLICATION;
D O I
10.1109/TCSII.2024.3403830
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The state-of-the-art lookup table (LUT)-based solution usually requires large-size memory which hampers the implementation of a high speed and small area computing scheme. To minimize the area while achieving a fast speed, this brief presents a hybrid near-memory computing (HNMC) circuit with a new LUT reduction technique to accelerate the LUT-based multiplication in neural network. Experimental results show that compared to the 4-bit multipliers based on pure LUT, pure logic and near-memory computing (NMC) circuits, the multiplier based on HNMC reduces up to 75% delay, 81% area and 80% power consumption; the 8-bit convolution engine based on HNMC increases throughput by 2x and reduces area up to 77% and power consumption up to 40% compared to the state-of-the-art NMC convolution engine.
引用
收藏
页码:4763 / 4767
页数:5
相关论文
共 50 条
  • [21] LUNA-CiM: A Programmable Compute-in-Memory Fabric for Neural Network Acceleration
    Dehghanzadeh, Peyman
    Sen, Ovishake
    Chatterjee, Baibhab
    Bhunia, Swarup
    IEEE TRANSACTIONS ON COMPUTERS, 2025, 74 (04) : 1348 - 1361
  • [22] Device-Circuit-Architecture Co-Exploration for Computing-in-Memory Neural Accelerators
    Jiang, Weiwen
    Lou, Qiuwen
    Yan, Zheyu
    Yang, Lei
    Hu, Jingtong
    Hu, Xiaobo Sharon
    Shi, Yiyu
    IEEE TRANSACTIONS ON COMPUTERS, 2021, 70 (04) : 595 - 605
  • [23] GEM: Ultra-Efficient Near-Memory Reconfigurable Acceleration for Read Mapping by Dividing and Predictive Scattering
    Chen, Longlong
    Zhu, Jianfeng
    Peng, Guiqiang
    Liu, Mingxu
    Wei, Shaojun
    Liu, Leibo
    IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 2023, 34 (12) : 3059 - 3072
  • [24] A Universal Error Correction Method for Memristive Stateful Logic Devices for Practical Near-Memory Computing
    In, Jae Hyun
    Kim, Young Seok
    Song, Hanchan
    Kim, Gwang Min
    An, Jangho
    Jeon, Jae Bum
    Kim, Kyung Min
    ADVANCED INTELLIGENT SYSTEMS, 2020, 2 (09)
  • [25] Near-memory Computing on FPGAs with 3D-stacked Memories: Applications, Architectures, and Optimizations
    Iskandar, Veronia
    Abd El Ghany, Mohamed A.
    Goehringer, Diana
    ACM TRANSACTIONS ON RECONFIGURABLE TECHNOLOGY AND SYSTEMS, 2023, 16 (01)
  • [26] Energy-Efficient Neural Network Acceleration in the Presence of Bit-Level Memory Errors
    Kim, Sung
    Howe, Patrick
    Moreau, Thierry
    Alaghi, Armin
    Ceze, Luis
    Sathe, Visvesh S.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2018, 65 (12) : 4285 - 4298
  • [27] A 1-16b Reconfigurable 80Kb 7T SRAM-Based Digital Near-Memory Computing Macro for Processing Neural Networks
    Kim, Hyunjoon
    Mu, Junjie
    Yu, Chengshuo
    Kim, Tony Tae-Hyoung
    Kim, Bongjin
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2023, 70 (04) : 1580 - 1590
  • [28] Evaluation of Power-of-two Quantization for Multiplier-less Near-Memory and In-Memory Computing Schemes for Biomedical Applications
    Gautier, Antoine
    Larras, Benoit
    Martens, Olev
    John, Deepu
    Frappe, Antoine
    2023 IEEE NORDIC CIRCUITS AND SYSTEMS CONFERENCE, NORCAS, 2023,
  • [29] In-memory computing: characteristics, spintronics, and neural network applications insights
    Jangra, Payal
    Duhan, Manoj
    MULTISCALE AND MULTIDISCIPLINARY MODELING EXPERIMENTS AND DESIGN, 2024, 7 (06) : 5005 - 5029
  • [30] TETRIS: Scalable and efficient neural network acceleration with 3D memory
    Gao M.
    Pu J.
    Yang X.
    Horowitz M.
    Kozyrakis C.
    1600, Association for Computing Machinery, 2 Penn Plaza, Suite 701, New York, NY 10121-0701, United States (52): : 751 - 764