Simplified and Efficient 2-D DWT Hardware Design for Visual Sensor

被引:0
|
作者
Dai, Yuzhou [1 ]
Zhang, Wei [1 ]
Li, Qitao [1 ]
Wu, Zhuolun [1 ]
Liu, Yanyan [2 ]
机构
[1] Tianjin Univ, Sch Microelect, Tianjin 300072, Peoples R China
[2] Nankai Univ, Coll Elect Informat & Opt Engn, Tianjin 300071, Peoples R China
关键词
Discrete wavelet transforms; Adders; Computer architecture; Sensors; Hardware; Wireless sensor networks; Visualization; Parallel processing; Wireless communication; Strips; 2-D discrete wavelet transform (DWT); hardware design; lifting architecture; very-large-scale integration (VLSI); visual sensor; ARCHITECTURE; IMPLEMENTATION;
D O I
10.1109/JSEN.2025.3533890
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this article, a simplified efficient 2-D discrete wavelet transform (DWT) architecture based on the lifting scheme is presented. By approximating the multipliers required for the multiplication operations in the Cohen-Daubechies-Feauveau (CDF) 9/7 filter, computational resources are significantly reduced. In addition, the strip-based scanning method requires minimal storage resources; for single-level 2-D DWT, there is no need for RAM resources that are dependent on image size. This characteristic makes the proposed architecture particularly well-suited for applications in wireless visual sensor networks (WVSNs). The proposed 2-D DWT and IDWT hardware implementations ensure a reconstructed quality exceeding 90.56-dB peak signal-to-noise ratio (PSNR) for various N x N images with low power consumption. Compared to existing 2-D DWT architectures, our design offers significant advantages, particularly when processing larger block sizes. The area-delay product (ADP) is reduced by at least 10.02%, the energy per image (EPI) decreases by 75.98%, and power consumption is lowered by 53.52%. Furthermore, the circuit performance in the multilevel architecture is outstanding, and the savings in required resources and energy make the proposed architecture highly suitable for applications in WVSNs.
引用
收藏
页码:9738 / 9746
页数:9
相关论文
共 50 条
  • [1] Hardware-Efficient DWT Architecture for Image Processing in Visual Sensors Networks
    George, Anuja
    Jayakumar, E. P. E.
    IEEE SENSORS JOURNAL, 2023, 23 (05) : 5382 - 5390
  • [2] Hardware efficient 2-D DWT architecture without off-chip RAM
    Jia Q.
    Liang Y.
    Zhang W.
    Xi'an Dianzi Keji Daxue Xuebao/Journal of Xidian University, 2017, 44 (04): : 138 - 143
  • [3] An Area-Efficient VLSI Architecture for High-Throughput Computation of the 2-D DWT
    Dai, Yuzhou
    Zhang, Wei
    Shi, Lin
    Li, Qitao
    Wu, Zhuolun
    Liu, Yanyan
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2025,
  • [4] Efficient Design for Radix-8 Booth Multiplier and Its Application in Lifting 2-D DWT
    Mohanty, Basant Kumar
    Choubey, Abhishek
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2017, 36 (03) : 1129 - 1149
  • [6] Efficient Design for Radix-8 Booth Multiplier and Its Application in Lifting 2-D DWT
    Basant Kumar Mohanty
    Abhishek Choubey
    Circuits, Systems, and Signal Processing, 2017, 36 : 1129 - 1149
  • [7] An efficient hardware design of the flexible 2-D system for space/spatial-frequency signal analysis
    Ivanovic, Veselin N.
    Stojanovic, Radovan D.
    IEEE TRANSACTIONS ON SIGNAL PROCESSING, 2007, 55 (06) : 3116 - 3125
  • [8] Efficient-Block-Processing Parallel Architecture for Multilevel Lifting 2-D DWT
    Mohanty, Basant K.
    Mahajan, Anurag
    JOURNAL OF LOW POWER ELECTRONICS, 2013, 9 (01) : 37 - 44
  • [9] P2E-DWT: A Parallel and Pipelined Efficient VLSI Architecture of 2-D Discrete Wavelet Transform
    Ghantous, Milad
    Bayoumi, Magdy
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 941 - 944
  • [10] Flexible and Efficient Convolutional Acceleration on Unified Hardware Using the Two-Stage Splitting Method and Layer-Adaptive Allocation of 1-D/2-D Winograd Units
    Yang, Chen
    Yang, Yaoyao
    Meng, Yishuo
    Huo, Kaibo
    Xiang, Siwei
    Wang, Jianfei
    Geng, Li
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2024, 43 (03) : 919 - 932