A Novel High-Speed Adaptive Duobinary Digital Detector Based on the Feed-Forward Equalizer and the Maximum Likelihood Sequence Detector for Wireline Transceivers

被引:0
|
作者
Xu, Chaolong [1 ]
Lv, Fangxu [1 ]
Lai, Mingche [1 ]
Qi, Xingyun [1 ]
Wang, Qiang [1 ]
Luo, Zhang [1 ]
Li, Shijie [1 ]
Zhang, Geng [1 ]
机构
[1] Natl Univ Def Technol, Coll Comp Sci & Technol, Changsha 410073, Peoples R China
关键词
Optical signal processing; Detectors; Transceivers; Equalizers; Receivers; Transmitters; Bandwidth; Field programmable gate arrays; Constellation diagram; Bit error rate; Duobinary (DB); feed-forward equalizer (FFE); field-programmable gate array (FPGA); maximum likelihood sequence detector (MLSD); nonreturn-to-zero (NRZ); zero-forcing (ZF) algorithm; DESIGN; NRZ;
D O I
10.1109/TVLSI.2025.3528127
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
To solve the high bit error rate (BER) problem of conventional 56-Gb/s nonreturn-to-zero (NRZ) transceivers under high-insertion loss (IL) channels, this study proposes a high-speed adaptive duobinary (DB) digital detector based on the feed-forward equalizer (FFE) and the maximum likelihood sequence detector (MLSD). In this detector, adaptive FFE is combined with channel characteristics to generate DB signals and complete equalization, thus extending the transmission bandwidth and eye height and allowing a larger sampling phase offset. The parallel MLSD is used to complete the detection and decoding of DB signals to reduce the BER. An adaptive algorithm is proposed to avoid the long convergence time of the conventional zero-forcing (ZF) algorithm applied to the DB detector, so that it can be applied to various bit rates and IL channels. In this study, the verification of this DB detector is accomplished at 56 Gb/s. The platform based on a 56-Gb/s analog front-end chip (AFEC) and field-programmable gate array (FPGA) proves that the detector can work well in 12-56 Gb/s and multiple IL channels. The BER was less than 2e-8 at 56 Gb/s on -42-dB channel loss at 28 GHz. The structure can be well used for higher rate transceivers, such as 112 Gb/s.
引用
收藏
页数:11
相关论文
共 4 条
  • [1] An Adaptive 56-Gb/s Duo-PAM4 Detector Using Reduced Branch Maximum Likelihood Sequence Detection in a 28-nm CMOS Wireline Receiver
    Lai, Mingche
    Xu, Chaolong
    Lv, Fangxu
    Xu, Jiaqing
    Wang, Qiang
    Ou, Yang
    Hu, Xiaoyue
    Liu, Cewen
    Yang, Zhouhao
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2025, 72 (04) : 1866 - 1877
  • [2] FPGA Implementation of Sequence Detector for High-Speed PAM4 Wireline Transceiver
    Xu, Chaolong
    Lv, Fangxu
    Pang, Zhengbin
    Xiao, Liquan
    Yang, Zhouhao
    PROCEEDING OF THE GREAT LAKES SYMPOSIUM ON VLSI 2024, GLSVLSI 2024, 2024, : 13 - 18
  • [3] Development of a high-speed digital pulse signal acquisition and processing system based on MTCA for liquid scintillator neutron detector on EAST
    Zhang, Yong-Qiang
    Hu, Li-Qun
    Zhong, Guo-Qiang
    Cao, Hong-Rui
    Zhao, Jin-Long
    Yang, Li
    Li, Qiang
    NUCLEAR SCIENCE AND TECHNIQUES, 2023, 34 (10)
  • [4] A Novel High-Speed, Low-Power CNTFET-Based Inexact Full Adder Cell for Image Processing Application of Motion Detector
    Mehrabani, Yavar Safaei
    Mirzaee, Reza Faghih
    Zareei, Zahra
    Daryabari, Seyedeh Mohtaram
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2017, 26 (05)