Topology Optimization of Operational Amplifiers Using A Performance-aware Representation

被引:0
|
作者
Shen, Jinyi [1 ]
Yang, Fan [1 ]
Shang, Li [2 ]
Yan, Changhao [1 ]
Bi, Zhaori [1 ]
Zhou, Dian [1 ]
Zeng, Xuan [1 ]
机构
[1] Fudan Univ, Microelect Dept, State Key Lab Integrated Chips & Syst, Shanghai, Peoples R China
[2] Fudan Univ, Sch Comp Sci, Shanghai, Peoples R China
基金
中国国家自然科学基金; 国家重点研发计划;
关键词
Topology Optimization; Operational Amplifier; Representation Learning; Graph Neural Network;
D O I
10.1109/ISEDA62518.2024.10617744
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The automatic synthesis of operational amplifiers (opamps) is in high demand to meet the diverse performance requirements of a wide range of analog circuit applications. However, existing opamp topology synthesis methods neglect circuit performance while generating circuit representations, resulting in suboptimal efficiency. To address this issue, this paper proposes a novel opamp topology optimization approach based on a performance-aware topology representation. Specifically, topology information is captured using a customized graph neural network (GNN), while performance information is incorporated by training the GNN for performance prediction through supervised learning. By combining this performance-aware representation with the genetic algorithm, an efficient opamp topology optimization method is developed. Experimental results demonstrate that our approach outperforms state-of-theart methods in terms of both optimization efficiency and results.
引用
收藏
页码:166 / 170
页数:5
相关论文
共 50 条
  • [21] TCP Performance-aware HARQ with AMC Scheme
    Go, Kwang-Chun
    Kim, Jae-Hyun
    Choo, Sang-Min
    2011 IEEE VEHICULAR TECHNOLOGY CONFERENCE (VTC FALL), 2011,
  • [22] Optimized composition of performance-aware parallel components
    Kessler, C.
    Lowe, W.
    CONCURRENCY AND COMPUTATION-PRACTICE & EXPERIENCE, 2012, 24 (05): : 481 - 498
  • [23] Topology optimization using an explicit interface representation
    Asger Nyman Christiansen
    Morten Nobel-Jørgensen
    Niels Aage
    Ole Sigmund
    Jakob Andreas Bærentzen
    Structural and Multidisciplinary Optimization, 2014, 49 : 387 - 399
  • [24] Topology optimization using an explicit interface representation
    Christiansen, Asger Nyman
    Nobel-Jorgensen, Morten
    Aage, Niels
    Sigmund, Ole
    Baerentzen, Jakob Andreas
    STRUCTURAL AND MULTIDISCIPLINARY OPTIMIZATION, 2014, 49 (03) : 387 - 399
  • [25] Contra: A Programmable System for Performance-aware Routing
    Hsu, Kuo-Feng
    Beckett, Ryan
    Chen, Ang
    Rexford, Jennifer
    Tammana, Praveen
    Walker, David
    PROCEEDINGS OF THE 17TH USENIX SYMPOSIUM ON NETWORKED SYSTEMS DESIGN AND IMPLEMENTATION, 2020, : 701 - 721
  • [26] Performance-Aware Corner Model for Design for Manufacturing
    Lin, Chung-Hsun
    Dunga, Mohan V.
    Lu, Darsen D.
    Niknejad, Ali M.
    Hu, Chenming
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2009, 56 (04) : 595 - 600
  • [27] Performance-Aware Approach for Software Risk Management Using Random Forest Algorithm
    Aggarwal, Alankrita
    Dhindsa, Kanwalvir Singh
    Suri, P. K.
    INTERNATIONAL JOURNAL OF SOFTWARE INNOVATION, 2021, 9 (01) : 12 - 19
  • [28] On-device Malware Detection using Performance-Aware and Robust Collaborative Learning
    Shukla, Sanket
    Manoj, Sai P. D.
    Kolhe, Gaurav
    Rafatirad, Setareh
    2021 58TH ACM/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2021, : 967 - 972
  • [29] A bicausal bond graph representation of operational amplifiers
    Gawthrop, PJ
    Palmer, D
    PROCEEDINGS OF THE INSTITUTION OF MECHANICAL ENGINEERS PART I-JOURNAL OF SYSTEMS AND CONTROL ENGINEERING, 2003, 217 (I1) : 49 - 58
  • [30] Performance-Aware Test Scheduling for Diagnosing Coexistent Channel Faults in Topology-Agnostic Networks-on-Chip
    Bhowmik, Biswajit
    Deka, Jatindra Kumar
    Biswas, Santosh
    Bhattacharya, Bhargab B.
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2019, 24 (02)