A Cost-Effective Per-Pin ALPG for High-Speed Memory Testing

被引:0
作者
Lee, Juyong [1 ]
Lee, Hayoung [2 ]
Lee, Sooryeong [1 ]
Kang, Sungho [1 ]
机构
[1] Yonsei Univ, Dept Elect & Elect Engn, Seoul 03722, South Korea
[2] Ajou Univ, Dept Intelligence Semicond Engn, Suwon 16499, South Korea
关键词
Pins; Hardware; Generators; Costs; Testing; Memory management; Clocks; Vectors; Test pattern generators; Arithmetic; Algorithmic pattern generator (ALPG); automatic test equipment (ATE); per-pin architecture; shared-resource architecture;
D O I
10.1109/TVLSI.2024.3486332
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
An algorithmic pattern generator (ALPG) has been developed within automatic test equipment (ATE) due to the extensive number of test patterns required for testing the memories. Since shared-resource ALPG generates the test pattern using the same arithmetic instruction and timing across multiple input/output (I/O) pins, the maximum operating frequency is limited by the delay of the arithmetic operation. On the other hand, per-pin ALPG can achieve high-speed operations by generating one bit of the test pattern for each I/O pin. However, the hardware cost is significantly increased due to the need for individual instruction and pattern generator (PG) for each I/O pin. To address these limitations, a cost-effective per-pin ALPG for high-speed memory testing is proposed. The proposed per-pin ALPG can achieve high-speed operations, and the hardware resources for storing and decoding the instructions are shared among multiple I/O pins to reduce the hardware cost. The experimental results indicate that the proposed ALPG can achieve a higher speed than the conventional per-pin ALPG with a reasonable hardware cost comparable to the conventional shared-resource ALPG.
引用
收藏
页码:867 / 871
页数:5
相关论文
共 44 条
  • [41] Cost-Effective 3-D-Printable Water-Based MIMO and SISO Antennas for High-Data-Rate Biomedical Implantable Devices
    Faisal, Farooq
    Zada, Muhammad
    Basir, Abdul
    Chaker, Mohamed
    Djerafi, Tarek
    IEEE TRANSACTIONS ON ANTENNAS AND PROPAGATION, 2024, 72 (08) : 6177 - 6186
  • [42] A 25-Gb/s Single-Ended PAM-4 Receiver With Time-Windowed LSB Decoder for High-Speed Memory Interfaces
    Choi, Yoonjae
    Park, Hyunsu
    Choi, Jonghyuck
    Sim, Jincheol
    Kwon, Youngwook
    Park, Seungwoo
    Kim, Seongcheol
    Sim, Changmin
    Kim, Chulwoo
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2023, 58 (07) : 2005 - 2015
  • [43] Rapid, high-throughput, cost-effective whole-genome sequencing of SARS-CoV-2 using a condensed library preparation of the Illumina DNA Prep kit
    Hickman, Rebecca
    Nguyen, Jason
    Lee, Tracy D.
    Tyson, John R.
    Azana, Robert
    Tsang, Frankie
    Hoang, Linda
    Prystajecky, Natalie A.
    JOURNAL OF CLINICAL MICROBIOLOGY, 2024, 62 (03)
  • [44] A 1.01-V 8.5-Gb/s/pin 16-Gb LPDDR5x SDRAM With Advanced I/O Circuitry for High-Speed and Low-Power Applications
    Ahn, Hyun-A
    Sung, Yoo-Chang
    Kim, Yong-Hun
    Kim, Janghoo
    Kim, Kihan
    Lee, Dong-Hun
    Go, Young-Gil
    Lee, Jae-Woo
    Jung, Jae-Woo
    Kim, Yong-Hyun
    Choi, Ga-Ram
    Park, Jun-Seo
    Lee, Bo-Hyeon
    Baek, Jinhyeok
    Moon, Daesik
    Lim, Joo-Youn
    Lim, Daihyun
    Bae, Seung-Jun
    Oh, Tae-Young
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2024, 59 (10) : 3479 - 3487