A Cost-Effective Per-Pin ALPG for High-Speed Memory Testing

被引:0
作者
Lee, Juyong [1 ]
Lee, Hayoung [2 ]
Lee, Sooryeong [1 ]
Kang, Sungho [1 ]
机构
[1] Yonsei Univ, Dept Elect & Elect Engn, Seoul 03722, South Korea
[2] Ajou Univ, Dept Intelligence Semicond Engn, Suwon 16499, South Korea
关键词
Pins; Hardware; Generators; Costs; Testing; Memory management; Clocks; Vectors; Test pattern generators; Arithmetic; Algorithmic pattern generator (ALPG); automatic test equipment (ATE); per-pin architecture; shared-resource architecture;
D O I
10.1109/TVLSI.2024.3486332
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
An algorithmic pattern generator (ALPG) has been developed within automatic test equipment (ATE) due to the extensive number of test patterns required for testing the memories. Since shared-resource ALPG generates the test pattern using the same arithmetic instruction and timing across multiple input/output (I/O) pins, the maximum operating frequency is limited by the delay of the arithmetic operation. On the other hand, per-pin ALPG can achieve high-speed operations by generating one bit of the test pattern for each I/O pin. However, the hardware cost is significantly increased due to the need for individual instruction and pattern generator (PG) for each I/O pin. To address these limitations, a cost-effective per-pin ALPG for high-speed memory testing is proposed. The proposed per-pin ALPG can achieve high-speed operations, and the hardware resources for storing and decoding the instructions are shared among multiple I/O pins to reduce the hardware cost. The experimental results indicate that the proposed ALPG can achieve a higher speed than the conventional per-pin ALPG with a reasonable hardware cost comparable to the conventional shared-resource ALPG.
引用
收藏
页码:867 / 871
页数:5
相关论文
共 44 条
  • [31] AlveoliNet: An Incrementally Scalable, Cost-Effective, and High-Performance Two-Layer Based Architecture for Data Centers
    AL-Makhlafi, Moeen
    Gu, Huaxi
    Almuaalemi, Ahlam
    Almekhlafi, Eiad
    IEEE TRANSACTIONS ON NETWORK SCIENCE AND ENGINEERING, 2024, 11 (05): : 4413 - 4427
  • [32] Electro-optic probing: A laser-based solution for noninvasive high-speed testing of multichip modules
    Mechtel, DM
    Charles, HK
    Francomacaro, AS
    1997 INTERNATIONAL SYMPOSIUM ON MICROELECTRONICS, PROCEEDINGS, 1997, 3235 : 126 - 130
  • [33] Efficient Duplicate Comment Detection for Rulemaking Agencies With Unsupervised Deep Learning: A Cost-Effective and High-Accuracy Approach
    Huang, Zhicheng
    Dong, Weixuan
    Kim, Jeong-Nam
    Hollenczer, James
    Lee, Hyelim
    Jensen, Matthew
    Bessarabova, Elena
    Talbert, Neil
    Zhu, Rui
    Li, Yifu
    IEEE TRANSACTIONS ON COMPUTATIONAL SOCIAL SYSTEMS, 2025,
  • [34] A Novel Framework for Testing High-Speed Serial Interfaces in Multiprocessor Based Real-Time Embedded System
    Masood, Sabeen
    Khan, Shoab Ahmed
    Hassan, Ali
    Fatima, Urooj
    APPLIED SCIENCES-BASEL, 2021, 11 (16):
  • [35] Overview of high-speed TDM-PON beyond 50 Gbps per wavelength using digital signal processing [Invited Tutorial]
    Torres-Ferrera, Pablo
    Effenberger, Frank
    Faruk, Md Saifuddin
    Savory, Seb J.
    Gaudino, Roberto
    JOURNAL OF OPTICAL COMMUNICATIONS AND NETWORKING, 2022, 14 (12) : 982 - 996
  • [36] Cost-Effectiveness Oriented Intelligent Maintenance Scheduling Optimization for Traction Power Supply System of High-Speed Railway
    Feng, Ding
    Sun, Xiaojun
    Shang, Cong
    Li, Nan
    Lin, Sheng
    He, Zhengyou
    IEEE TRANSACTIONS ON INTELLIGENT TRANSPORTATION SYSTEMS, 2022, 23 (12) : 23179 - 23193
  • [37] The Optosystem: validation and testing of the high-speed electro-optical conversion system for the readout of the ATLAS ITk Pixel upgrade
    Mobius, S.
    JOURNAL OF INSTRUMENTATION, 2024, 19 (04)
  • [38] An Investigation of the Novel Testing Setup for the Dynamic Characterization of Super High-Pressure High-Speed Switch Valves (vol 8, 130661, 2020)
    Ding, Chuan
    Huang, Yu
    Zhu, Yuhui
    Liu, Shuo
    Liu, Li
    IEEE ACCESS, 2021, 9 : 161814 - 161814
  • [39] Class-E Isolated DC&x2013;DC Converter With High-Rate and Cost-Effective Bidirectional Data Channel
    Pareschi, Fabio
    Bertoni, Nicola
    Mangia, Mauro
    Massolini, Roberto G.
    Frattini, Giovanni
    Rovatti, Riccardo
    Setti, Gianluca
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2020, 35 (05) : 5304 - 5318
  • [40] A Source Emulation Method Based on 2-Tone Sinusoidal Jitter Modeling for High-Speed Serial-Link Compliance Testing
    Ko, Baekseok
    Song, Eakhwan
    IEEE LETTERS ON ELECTROMAGNETIC COMPATIBILITY PRACTICE AND APPLICATIONS, 2024, 6 (03): : 102 - 105