A Cost-Effective Per-Pin ALPG for High-Speed Memory Testing

被引:0
作者
Lee, Juyong [1 ]
Lee, Hayoung [2 ]
Lee, Sooryeong [1 ]
Kang, Sungho [1 ]
机构
[1] Yonsei Univ, Dept Elect & Elect Engn, Seoul 03722, South Korea
[2] Ajou Univ, Dept Intelligence Semicond Engn, Suwon 16499, South Korea
关键词
Pins; Hardware; Generators; Costs; Testing; Memory management; Clocks; Vectors; Test pattern generators; Arithmetic; Algorithmic pattern generator (ALPG); automatic test equipment (ATE); per-pin architecture; shared-resource architecture;
D O I
10.1109/TVLSI.2024.3486332
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
An algorithmic pattern generator (ALPG) has been developed within automatic test equipment (ATE) due to the extensive number of test patterns required for testing the memories. Since shared-resource ALPG generates the test pattern using the same arithmetic instruction and timing across multiple input/output (I/O) pins, the maximum operating frequency is limited by the delay of the arithmetic operation. On the other hand, per-pin ALPG can achieve high-speed operations by generating one bit of the test pattern for each I/O pin. However, the hardware cost is significantly increased due to the need for individual instruction and pattern generator (PG) for each I/O pin. To address these limitations, a cost-effective per-pin ALPG for high-speed memory testing is proposed. The proposed per-pin ALPG can achieve high-speed operations, and the hardware resources for storing and decoding the instructions are shared among multiple I/O pins to reduce the hardware cost. The experimental results indicate that the proposed ALPG can achieve a higher speed than the conventional per-pin ALPG with a reasonable hardware cost comparable to the conventional shared-resource ALPG.
引用
收藏
页码:867 / 871
页数:5
相关论文
共 44 条
  • [21] Cost-effective proactive testing strategies during COVID-19 mass vaccination: A modelling study
    Du, Zhanwei
    Wang, Lin
    Bai, Yuan
    Wang, Xutong
    Pandey, Abhishek
    Fitzpatrick, Meagan C.
    Chinazzi, Matteo
    Piontti, Ana Pastore
    Hupert, Nathaniel
    Lachmann, Michael
    Vespignani, Alessandro
    Galvani, Alison P.
    Cowling, Benjamin J.
    Meyers, Lauren Ancel
    LANCET REGIONAL HEALTH-AMERICAS, 2022, 8
  • [22] Multi-Stacked High-Speed PIN-PD for Compact Mobile Optical-Wireless Transceiver
    Umezawa, Toshimasa
    Nakajima, Shinya
    Bekkali, Abdelmoula
    Hattori, Michikazu
    Matsumoto, Atsushi
    Kanno, Atsushi
    Akahane, Kouichi
    Yamamoto, Naokatsu
    JOURNAL OF LIGHTWAVE TECHNOLOGY, 2024, 42 (11) : 4068 - 4075
  • [23] A Low Jitter and High-Speed Flash TDC with PVT Calibration and Its Testing Methodology
    Sahani, Jagdeep Kaur
    Singh, Anil
    Agarwal, Alpana
    EMERGING VLSI DEVICES, CIRCUITS AND ARCHITECTURES, VDAT 2023, 2025, 1234 : 95 - 108
  • [24] High-Dynamic and Low-Cost Sensorless Control Method of High-Speed Brushless DC Motor
    Zhang, Haifeng
    Wu, Haoting
    Jin, Hao
    Li, Haitao
    IEEE TRANSACTIONS ON INDUSTRIAL INFORMATICS, 2023, 19 (04) : 5576 - 5584
  • [25] Wireless Cable Testing for MIMO Radios: A Compact and Cost-Effective 5G Radio Performance Test Solution
    Fan, Wei
    Li, Mengting
    Wang, Zhengpeng
    Zhang, Fengchun
    IEEE TRANSACTIONS ON ANTENNAS AND PROPAGATION, 2023, 71 (10) : 8239 - 8249
  • [26] Toward Designing High-Speed Cost-Efficient Quantum Reversible Carry Select Adders
    Moghimi, Shekoofeh
    Reshadinezhad, Mohammad Reza
    Rubio, Antonio
    IEEE TRANSACTIONS ON EMERGING TOPICS IN COMPUTING, 2024, 12 (03) : 905 - 917
  • [27] An Investigation of the Novel Testing Setup for the Dynamic Characterization of Super High-Pressure High-Speed Switch Valves
    Ding, Chuan
    Huang, Yu
    Zhu, Yuhui
    Liu, Shuo
    Liu, Li
    IEEE ACCESS, 2020, 8 : 130661 - 130668
  • [28] Fast Jitter Tolerance Testing for High-Speed Serial Links in Post-Silicon Validation
    Viveros-Wacher, Andres
    Baca-Baylon, Ricardo
    Rangel-Patino, Francisco E.
    Silva-Cortes, Johana L.
    Vega-Ochoa, Edgar A.
    Rayas-Sanchez, Jose E.
    IEEE TRANSACTIONS ON ELECTROMAGNETIC COMPATIBILITY, 2022, 64 (02) : 516 - 523
  • [29] System-level performance optimization of the data queueing memory management in high-speed network processors
    Ykman-Couvreur, C
    Lambrecht, J
    Verkest, D
    Catthoor, F
    Nikologiannis, A
    Konstantoulakis, G
    39TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2002, 2002, : 518 - 523
  • [30] Exploring Hybrid FitzHugh-Rinzel (FHR) Neuron Model Behavior: Cost-Effective FPGA Implementation for High-Frequency and High-Precision Matching by Electromagnetic Flux Effects
    Majidifar, Sohrab
    Hayati, Mohsen
    Haghiri, Saeed
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2025, 72 (02) : 844 - 853