A Cost-Effective Per-Pin ALPG for High-Speed Memory Testing

被引:2
作者
Lee, Juyong [1 ]
Lee, Hayoung [2 ]
Lee, Sooryeong [1 ]
Kang, Sungho [1 ]
机构
[1] Yonsei Univ, Dept Elect & Elect Engn, Seoul 03722, South Korea
[2] Ajou Univ, Dept Intelligence Semicond Engn, Suwon 16499, South Korea
关键词
Pins; Hardware; Generators; Costs; Testing; Memory management; Clocks; Vectors; Test pattern generators; Arithmetic; Algorithmic pattern generator (ALPG); automatic test equipment (ATE); per-pin architecture; shared-resource architecture;
D O I
10.1109/TVLSI.2024.3486332
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
An algorithmic pattern generator (ALPG) has been developed within automatic test equipment (ATE) due to the extensive number of test patterns required for testing the memories. Since shared-resource ALPG generates the test pattern using the same arithmetic instruction and timing across multiple input/output (I/O) pins, the maximum operating frequency is limited by the delay of the arithmetic operation. On the other hand, per-pin ALPG can achieve high-speed operations by generating one bit of the test pattern for each I/O pin. However, the hardware cost is significantly increased due to the need for individual instruction and pattern generator (PG) for each I/O pin. To address these limitations, a cost-effective per-pin ALPG for high-speed memory testing is proposed. The proposed per-pin ALPG can achieve high-speed operations, and the hardware resources for storing and decoding the instructions are shared among multiple I/O pins to reduce the hardware cost. The experimental results indicate that the proposed ALPG can achieve a higher speed than the conventional per-pin ALPG with a reasonable hardware cost comparable to the conventional shared-resource ALPG.
引用
收藏
页码:867 / 871
页数:5
相关论文
共 15 条
[1]  
[Anonymous], 2010, V93000 HSM3G PRODUCT
[2]  
Bernardi P., 2010, INT TEST C P
[3]  
Deng Kewei, 2023, 2023 IEEE 16th International Conference on Electronic Measurement & Instruments (ICEMI), P260, DOI 10.1109/ICEMI59194.2023.10270649
[4]   Testing static and dynamic faults in random access memories [J].
Hamdioui, S ;
Al-Ars, Z ;
van de Goor, AJ .
20TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2002, :395-400
[5]  
Hilliges K., 1996, P 1996 IEEE INT WORK, P103
[6]   Generation technique of 500MHz ultra-high speed algorithmic pattern [J].
Imada, H ;
Fujisaki, K ;
Ohsawa, T ;
Tsuto, M .
INTERNATIONAL TEST CONFERENCE 1996, PROCEEDINGS, 1996, :677-684
[7]   Test vector compression using EDA-ATE synergies [J].
Khoche, A ;
Volkerink, E ;
Rivoir, J ;
Mitra, S .
20TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2002, :97-102
[8]  
Kikuchi S., 1989, International Test Conference 1989. Proceedings. Meeting the Tests of Time (Cat. No.89CH2742-5), P558, DOI 10.1109/TEST.1989.82340
[9]   A New ISA for High-Speed and Area-Efficient ALPG [J].
Lee, Juyong ;
Lee, Hayoung ;
Lee, Sooryeong ;
Kang, Sungho .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2024, 71 (07) :3358-3362
[10]  
Nguan Kong T. S., 2021, 2021 IEEE Regional Symposium on Micro and Nanoelectronics (RSM), P76, DOI 10.1109/RSM52397.2021.9511602