A Cost-Effective Per-Pin ALPG for High-Speed Memory Testing

被引:0
|
作者
Lee, Juyong [1 ]
Lee, Hayoung [2 ]
Lee, Sooryeong [1 ]
Kang, Sungho [1 ]
机构
[1] Yonsei Univ, Dept Elect & Elect Engn, Seoul 03722, South Korea
[2] Ajou Univ, Dept Intelligence Semicond Engn, Suwon 16499, South Korea
关键词
Pins; Hardware; Generators; Costs; Testing; Memory management; Clocks; Vectors; Test pattern generators; Arithmetic; Algorithmic pattern generator (ALPG); automatic test equipment (ATE); per-pin architecture; shared-resource architecture;
D O I
10.1109/TVLSI.2024.3486332
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
An algorithmic pattern generator (ALPG) has been developed within automatic test equipment (ATE) due to the extensive number of test patterns required for testing the memories. Since shared-resource ALPG generates the test pattern using the same arithmetic instruction and timing across multiple input/output (I/O) pins, the maximum operating frequency is limited by the delay of the arithmetic operation. On the other hand, per-pin ALPG can achieve high-speed operations by generating one bit of the test pattern for each I/O pin. However, the hardware cost is significantly increased due to the need for individual instruction and pattern generator (PG) for each I/O pin. To address these limitations, a cost-effective per-pin ALPG for high-speed memory testing is proposed. The proposed per-pin ALPG can achieve high-speed operations, and the hardware resources for storing and decoding the instructions are shared among multiple I/O pins to reduce the hardware cost. The experimental results indicate that the proposed ALPG can achieve a higher speed than the conventional per-pin ALPG with a reasonable hardware cost comparable to the conventional shared-resource ALPG.
引用
收藏
页码:867 / 871
页数:5
相关论文
共 44 条
  • [1] A New ISA for High-Speed and Area-Efficient ALPG
    Lee, Juyong
    Lee, Hayoung
    Lee, Sooryeong
    Kang, Sungho
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2024, 71 (07) : 3358 - 3362
  • [2] A Cost-Effective Solution for Testing High-Performance Integrated Circuits
    Thaker, Nandish Bharat
    Ashok, Rakesh
    Manikandan, Sarath
    Nambath, Nandakumar
    Gupta, Shalabh
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2021, 11 (04): : 557 - 564
  • [3] Cost-effective load testing of WebRTC applications
    Gortazar, Francisco
    Gallego, Micael
    Maes-Bermejo, Michel
    Chicano-Capelo, Ivan
    Santos, Carlos
    JOURNAL OF SYSTEMS AND SOFTWARE, 2022, 193
  • [4] Extended Testing Can Provide Cost-Effective Redundancy With High Reliability and High Confidence
    Jones, Harry W.
    67TH ANNUAL RELIABILITY & MAINTAINABILITY SYMPOSIUM (RAMS 2021), 2021,
  • [5] COST-EFFECTIVE REMOTE-SITE TESTING.
    Rose'meyer, M.P.
    Canadian Aeronautics and Space Journal, 1986, 32 (01) : 75 - 80
  • [6] Cost-Effective Testing for Critical Off-the-Shelf Services
    Duchi, Fabio
    Antunes, Nuno
    Ceccarelli, Andrea
    Vella, Giuseppe
    Rossi, Francesco
    Bondavalli, Andrea
    COMPUTER SAFETY, RELIABILITY, AND SECURITY, 2014, 8696 : 231 - 242
  • [7] Efficient Memory Management for High-Speed ATM Systems
    D. N. Serpanos
    P. Karakonstantis
    Design Automation for Embedded Systems, 2001, 6 : 207 - 235
  • [8] Efficient memory management for high-speed ATM systems
    Serpanos, DN
    Karakonstantis, P
    DESIGN AUTOMATION FOR EMBEDDED SYSTEMS, 2001, 6 (02) : 207 - 235
  • [9] A Testing Framework for High-Speed Network and Security Devices
    Bradatsch, Leonard
    Lukaseder, Thomas
    Kargl, Frank
    2017 IEEE 42ND CONFERENCE ON LOCAL COMPUTER NETWORKS (LCN), 2017, : 506 - 509
  • [10] A cost-effective VLSI architecture for anisotropic texture filtering in limited memory bandwidth
    Shin, HC
    Lee, JA
    Kim, LS
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2006, 14 (03) : 254 - 267