Automated Matching Placement Generation in Analog Circuits

被引:0
|
作者
Chen, Yanning [1 ]
Zhao, Dongyan [1 ]
Liu, Fang [1 ]
Zhao, Yang [1 ]
Fu, Zhen [1 ]
Shao, Yali [1 ]
Zhang, Dong [1 ]
Pan, Yucheng [2 ]
Meng, Xiangyu [2 ]
机构
[1] Beijing Smart Chip Microelect Technol Co Ltd, State Grid Key Lab Power Ind Chip Reliabil Technol, Beijing, Peoples R China
[2] Sun Yat Sen Univ, Sch Elect & Informat Technol, Guangzhou, Peoples R China
关键词
Analog circuit; matching device; optimization; placement; EDA; MOSFETs;
D O I
10.5573/JSTS.2025.25.1.71
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The layout of matching devices is crucial in analog circuit design as it impacts matching, parasitic effects, and performance. Common-centroid layout, a popular method, minimizes mismatches but designing an efficient algorithm is challenging. This paper introduces a comprehensive automated matching placement algorithm for analog circuits, optimizing both common-centroid requirements and device positions to enhance accuracy and minimize area. Under the premise of minimizing performance degradation, we implemented a fully automated process from netlist to final design, demonstrating effective matching placement for transistor arrays in differential pairs and current mirrors, significantly reducing layout area and parasitic effects.
引用
收藏
页码:71 / 81
页数:11
相关论文
共 50 条
  • [41] NEW APPROACH FOR NONLINEAR ANALOG CIRCUITS ANALYSIS
    Sanatescu, Diana-Ramona
    Ene, Lucian-Vasile
    Ionescu, Alexandra
    Orosanu, Alina
    Iordache, Mihai
    UNIVERSITY POLITEHNICA OF BUCHAREST SCIENTIFIC BULLETIN SERIES C-ELECTRICAL ENGINEERING AND COMPUTER SCIENCE, 2019, 81 (03): : 197 - 208
  • [42] Digital and analog TFET circuits: Design and benchmark
    Strangio, S.
    Settino, F.
    Palestri, P.
    Lanuzza, M.
    Crupi, F.
    Esseni, D.
    Selmi, L.
    SOLID-STATE ELECTRONICS, 2018, 146 : 50 - 65
  • [43] The Analysis of Analog Circuits Fault Diagnosis Methods
    Zhang, Zhiqiang
    Zhang, Aihua
    PROCEEDINGS OF THE 6TH INTERNATIONAL CONFERENCE ON ELECTRONIC, MECHANICAL, INFORMATION AND MANAGEMENT SOCIETY (EMIM), 2016, 40 : 849 - 853
  • [44] Analog Circuits Fault Diagnosis based on μSVMs
    Yang Zhiming
    Peng Yu
    Peng Xiyuan
    IEEE CIRCUITS AND SYSTEMS INTERNATIONAL CONFERENCE ON TESTING AND DIAGNOSIS, 2009, : 212 - 216
  • [45] Design of Passive Analog Electronic Circuits using Hybrid Modified UMDA Algorithm
    Slezak, Josef
    Gotthans, Tomas
    RADIOENGINEERING, 2015, 24 (01) : 161 - 170
  • [46] On Reducing LDE Variations in Modern Analog Placement
    Thasreefa, A. K.
    Patyal, Abhishek
    Chi, Hao-Yu
    Lin, Mark Po-Hung
    Chen, Hung-Ming
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2023, 42 (04) : 1268 - 1279
  • [47] Reverse statistical modeling for analog integrated circuits
    Ciccazzo, A.
    Martino, V. Cinnera
    Marotta, A.
    Rinaudo, S.
    SCIENTIFIC COMPUTING IN ELECTRICAL ENGINEERING, 2006, 9 : 309 - +
  • [48] A Neuro Fuzzy Solution in the Design of Analog Circuits
    Miranda-Romagnoli, Pedro
    Hernandez-Romero, Norberto
    Seck-Tuoh-Mora, Juan C.
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2011, E94A (01): : 434 - 439
  • [49] Efficient description of the design space of analog circuits
    Hershenson, MDM
    40TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2003, 2003, : 970 - 973
  • [50] Subgraph matching-based reference placement for printed circuit board designs
    Zhu, Ziran
    Li, Yilin
    Su, Miaodi
    Zhang, Shu
    Su, Haiyuan
    Xiao, Yifeng
    He, Huan
    Chen, Jianli
    Chang, Yao-Wen
    JOURNAL OF SUPERCOMPUTING, 2024, 80 (16): : 24324 - 24357