Automated Matching Placement Generation in Analog Circuits

被引:0
|
作者
Chen, Yanning [1 ]
Zhao, Dongyan [1 ]
Liu, Fang [1 ]
Zhao, Yang [1 ]
Fu, Zhen [1 ]
Shao, Yali [1 ]
Zhang, Dong [1 ]
Pan, Yucheng [2 ]
Meng, Xiangyu [2 ]
机构
[1] Beijing Smart Chip Microelect Technol Co Ltd, State Grid Key Lab Power Ind Chip Reliabil Technol, Beijing, Peoples R China
[2] Sun Yat Sen Univ, Sch Elect & Informat Technol, Guangzhou, Peoples R China
关键词
Analog circuit; matching device; optimization; placement; EDA; MOSFETs;
D O I
10.5573/JSTS.2025.25.1.71
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The layout of matching devices is crucial in analog circuit design as it impacts matching, parasitic effects, and performance. Common-centroid layout, a popular method, minimizes mismatches but designing an efficient algorithm is challenging. This paper introduces a comprehensive automated matching placement algorithm for analog circuits, optimizing both common-centroid requirements and device positions to enhance accuracy and minimize area. Under the premise of minimizing performance degradation, we implemented a fully automated process from netlist to final design, demonstrating effective matching placement for transistor arrays in differential pairs and current mirrors, significantly reducing layout area and parasitic effects.
引用
收藏
页码:71 / 81
页数:11
相关论文
共 50 条
  • [21] Automated synthesis of resilient and tamper-evident analog circuits without a single point of failure
    Kim, Kyung-Joong
    Wong, Adrian
    Lipson, Hod
    GENETIC PROGRAMMING AND EVOLVABLE MACHINES, 2010, 11 (01) : 35 - 59
  • [22] Symmetry-aware placement algorithm using transitive closure graph representation for analog integrated circuits
    Zhang, Lihong
    Zhang, Yuping
    Jiang, Yingtao
    Shi, C. -J. Richard
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2010, 38 (03) : 221 - 241
  • [23] Coupling-Aware Length-Ratio-Matching Routing for Capacitor Arrays in Analog Integrated Circuits
    Ho, Kuan-Hsien
    Ou, Hung-Chih
    Chang, Yao-Wen
    Tsao, Hui-Fang
    2013 50TH ACM / EDAC / IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2013,
  • [24] Coupling-Aware Length-Ratio-Matching Routing for Capacitor Arrays in Analog Integrated Circuits
    Ho, Kuan-Hsien
    Ou, Hung-Chih
    Chang, Yao-Wen
    Tsao, Hui-Fang
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2015, 34 (02) : 161 - 172
  • [25] Automatic test generation for analog circuits using compact test transfer function models
    Sahu, B
    Chatterjee, A
    10TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2001, : 405 - 410
  • [26] Wire Length-Matching Aware Placement Method for Rapid Single Flux Quantum Logic Circuits
    Kitamura, Kento
    Kawaguchi, Takahiro
    Takagi, Naofumi
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2023, 33 (05)
  • [27] Analog Placement Based on Symmetry-Island Formulation
    Lin, Po-Hung
    Chang, Yao-Wen
    Lin, Shyh-Chang
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2009, 28 (06) : 791 - 804
  • [28] Synthesis of analog integrated circuits
    Vodopivec, A
    INFORMACIJE MIDEM-JOURNAL OF MICROELECTRONICS ELECTRONIC COMPONENTS AND MATERIALS, 2003, 33 (01): : 57 - 59
  • [29] Multi-Objective Optimization Algorithms for Automated Circuit Sizing of Analog/ Mixed-Signal Circuits
    Stanescu, Marius
    Visan, Catalin
    Sandu, Gabriel
    Cucu, Horia
    Diaconu, Cristian
    Buzo, Andi
    Pelz, Georg
    2021 INTERNATIONAL SEMICONDUCTOR CONFERENCE (CAS), 2021, : 117 - 120
  • [30] JPlace: A Clock-Aware Length-Matching Placement for Rapid Single-Flux-Quantum Circuits
    Chen, Siyan
    Fu, Rongliang
    Huang, Junying
    Zhang, Zhimin
    Ye, Xiaochun
    Ho, Tsung-Yi
    Fan, Dongrui
    2024 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, DATE, 2024,