Automated Matching Placement Generation in Analog Circuits

被引:0
|
作者
Chen, Yanning [1 ]
Zhao, Dongyan [1 ]
Liu, Fang [1 ]
Zhao, Yang [1 ]
Fu, Zhen [1 ]
Shao, Yali [1 ]
Zhang, Dong [1 ]
Pan, Yucheng [2 ]
Meng, Xiangyu [2 ]
机构
[1] Beijing Smart Chip Microelect Technol Co Ltd, State Grid Key Lab Power Ind Chip Reliabil Technol, Beijing, Peoples R China
[2] Sun Yat Sen Univ, Sch Elect & Informat Technol, Guangzhou, Peoples R China
关键词
Analog circuit; matching device; optimization; placement; EDA; MOSFETs;
D O I
10.5573/JSTS.2025.25.1.71
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The layout of matching devices is crucial in analog circuit design as it impacts matching, parasitic effects, and performance. Common-centroid layout, a popular method, minimizes mismatches but designing an efficient algorithm is challenging. This paper introduces a comprehensive automated matching placement algorithm for analog circuits, optimizing both common-centroid requirements and device positions to enhance accuracy and minimize area. Under the premise of minimizing performance degradation, we implemented a fully automated process from netlist to final design, demonstrating effective matching placement for transistor arrays in differential pairs and current mirrors, significantly reducing layout area and parasitic effects.
引用
收藏
页码:71 / 81
页数:11
相关论文
共 50 条
  • [1] A Novel Automatic Placement Generation Tool for Current Mirror in Analog Circuits
    Wang, Yuejiao
    Wang, Lining
    Lan, Bijian
    Wan, Jing
    2024 INTERNATIONAL SYMPOSIUM OF ELECTRONICS DESIGN AUTOMATION, ISEDA 2024, 2024, : 106 - 111
  • [2] Automated placement of analog integrated circuits using priority-based constructive heuristic
    Grus, Josef
    Hanzalek, Zdenek
    COMPUTERS & OPERATIONS RESEARCH, 2024, 167
  • [3] Thermal-Driven Analog Placement Considering Device Matching
    Lin, Mark Po-Hung
    Zhang, Hongbo
    Wong, Martin D. F.
    Chang, Yao-Wen
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2011, 30 (03) : 325 - 336
  • [4] Automatic Placement for Matched Devices of Analog Circuits
    Wu, Yuping
    Zhang, Xuelian
    Chen, Lan
    Fang, Shan
    2013 NINTH INTERNATIONAL CONFERENCE ON NATURAL COMPUTATION (ICNC), 2013, : 1723 - 1727
  • [5] ALGA: Automated layout generator for analog CMOS circuits
    Kao, C. -C.
    Hsu, C. -C.
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2007, 94 (01) : 81 - 97
  • [6] Automated Design of Analog Circuits Using Reinforcement Learning
    Settaluri, Keertana
    Liu, Zhaokai
    Khurana, Rishubh
    Mirhaj, Arash
    Jain, Rajeev
    Nikolic, Borivoje
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2022, 41 (09) : 2794 - 2807
  • [7] Automated topology synthesis of analog and RF integrated circuits: A survey
    Sorkhabi, Samin Ebrahim
    Zhang, Lihong
    INTEGRATION-THE VLSI JOURNAL, 2017, 56 : 128 - 138
  • [8] An Efficient Bayesian Optimization Approach for Automated Optimization of Analog Circuits
    Lyu, Wenlong
    Xue, Pan
    Yang, Fan
    Yan, Changhao
    Hong, Zhiliang
    Zeng, Xuan
    Zhou, Dian
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2018, 65 (06) : 1954 - 1967
  • [9] Routing-Aware Placement Algorithms for Modem Analog Integrated Circuits
    Lin, Cheng-Wu
    Lu, Cheng-Chung
    Huang, Chun-Po
    Chang, Soon-Jyh
    Lin, Jai-Ming
    2011 IEEE 54TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2011,
  • [10] A Platform for Placement of Analog Integrated Circuits Using Satisfiability Modulo Theories
    Saif, Sherif M.
    Dessouky, Mohamed
    El-Kharashi, M. Watheq
    Abbas, Hazem
    Nassar, Salwa
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2016, 25 (05)