A novel 8T SRAM cell using PFC and PPC VS-CNTFET transistor

被引:0
作者
Vipin Kumar Sharma [1 ]
Abhishek Kumar [1 ]
机构
[1] School of Electronics and Electrical Engineering, Lovely Professional University, Punjab, Phagwara
来源
Journal of Engineering and Applied Science | 2025年 / 72卷 / 1期
关键词
8T cell; CNTFET; HSPICE; Low power; PFC; PPC; Process innovation; SNM; SRAM;
D O I
10.1186/s44147-025-00579-y
中图分类号
学科分类号
摘要
The 8T static random-access memory (SRAM) cell using carbon nanotube technology, positive feedback, and dynamic supply voltage scaling are presented in this work. Positive feedback strengthens the feedback loop and enhances the noise margin making SRAM cells less susceptible to disturbance and improving the stabilization of the cell by improving read and write timing response. Positive feedback control (PFC) adjusts the cell’s operating condition based on its current and external condition under varying conditions. The positive power supply controlled (PPC) technique in SRAM cell design improves the stability and leakage power consumption by adjusting the voltage level during the operation mode of the cell. The experiment with carbon nanotube field-effect transistor (CNTFET) offers higher drive current and lower power consumption compared to conventional silicon-based transistors. The performance of the 8T SRAM cell incorporating PFC and PPC transistor is investigated with Synopsys HSPICE using the Stanford CNFET model. The proposed SRAM cell architecture archives a 99.99% improvement in power consumption and delay product (PDP) compared to a conventional 6T SRAM cell. The static noise margin of 300 mV ensures better noise immunity and reliable retention of data. The mean value of power consumption is 43.19 nW showing a variance of 93.16 fW and a standard deviation (σ) of 305.2 nW and the mean value of delay is 14.71 ps showing a variance of 1.010 and a standard deviation (σ) of 10.05 ps. CNTFET 8T SRAM cell with the combination of positive feedback and dynamic feedback enhances the performance and efficiency of the memory cell under varying conditions. © The Author(s) 2025.
引用
收藏
相关论文
共 50 条
  • [31] Single-ended, robust 8T SRAM cell for low-voltage operation
    Wen, Liang
    Li, Zhentao
    Li, Yong
    MICROELECTRONICS JOURNAL, 2013, 44 (08) : 718 - 728
  • [32] A Novel Column-Decoupled 8T Cell for Low-Power Differential and Domino-Based SRAM Design
    Joshi, Rajiv V.
    Kanj, Rouwaida
    Ramadurai, Vinod
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2011, 19 (05) : 869 - 882
  • [33] Quantification of figures of merit of 7T and 8T SRAM cells in subthreshold region and their comparison with the conventional 6T SRAM cell
    Sharma, Pulkit
    Anusha, R.
    Bharath, K.
    Gulati, Jasmine K.
    Walia, Preet K.
    Darak, Sumit J.
    2016 20TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST (VDAT), 2016,
  • [34] A FinFET-based low-power, stable 8T SRAM cell with high yield
    Mani, Elangovan
    Nimmagadda, Padmaja
    Basha, Shaik Javid
    El-Meligy, Mohammed A.
    Mahmoud, Haitham A.
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2024, 175
  • [35] Performance Analysis of 8T FinFET SRAM Bit-Cell for Low-power Applications
    Birla, Shilpi
    Shukla, Neeraj K.
    Singh, Neha
    Raja, Ram Kumar
    PROCEEDINGS OF THE 2020 5TH INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION AND SECURITY (ICCCS-2020), 2020,
  • [36] Single-Ended 8T SRAM cell with high SNM and low power/energy consumption
    Mohagheghi, Javad
    Ebrahimi, Behzad
    Torkzadeh, Pooya
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2023, 110 (10) : 1733 - 1755
  • [37] SEU tolerance improvement in 22 nm UTBB FDSOI SRAM based on a simple 8T hardened cell
    Cai, C.
    Zhao, P. X.
    Xu, L. W.
    Liu, T. Q.
    Li, D. Q.
    Ke, L. Y.
    He, Z.
    Liu, J.
    MICROELECTRONICS RELIABILITY, 2019, 100
  • [38] A 32 kb Macro with 8T Soft Error Robust, SRAM Cell in 65-nm CMOS
    Shah, Jaspal Singh
    Nairn, David
    Sachdev, Manoj
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2015, 62 (03) : 1367 - 1374
  • [39] An 8T TG-DTMOS Based Subthreshold SRAM Cell with Improved Write Ability and Access Times
    Chunn, Ankush
    Agrawal, Akshay
    Naugarhiya, Alok
    2020 24TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST (VDAT), 2020,
  • [40] High Speed 8T SRAM Cell Design with Improved Read Stability at 180nm Technology
    Raikwal, P.
    Neema, V.
    Verma, A.
    2017 INTERNATIONAL CONFERENCE OF ELECTRONICS, COMMUNICATION AND AEROSPACE TECHNOLOGY (ICECA), VOL 2, 2017, : 563 - 568