A novel 8T SRAM cell using PFC and PPC VS-CNTFET transistor

被引:0
作者
Vipin Kumar Sharma [1 ]
Abhishek Kumar [1 ]
机构
[1] School of Electronics and Electrical Engineering, Lovely Professional University, Punjab, Phagwara
来源
Journal of Engineering and Applied Science | 2025年 / 72卷 / 1期
关键词
8T cell; CNTFET; HSPICE; Low power; PFC; PPC; Process innovation; SNM; SRAM;
D O I
10.1186/s44147-025-00579-y
中图分类号
学科分类号
摘要
The 8T static random-access memory (SRAM) cell using carbon nanotube technology, positive feedback, and dynamic supply voltage scaling are presented in this work. Positive feedback strengthens the feedback loop and enhances the noise margin making SRAM cells less susceptible to disturbance and improving the stabilization of the cell by improving read and write timing response. Positive feedback control (PFC) adjusts the cell’s operating condition based on its current and external condition under varying conditions. The positive power supply controlled (PPC) technique in SRAM cell design improves the stability and leakage power consumption by adjusting the voltage level during the operation mode of the cell. The experiment with carbon nanotube field-effect transistor (CNTFET) offers higher drive current and lower power consumption compared to conventional silicon-based transistors. The performance of the 8T SRAM cell incorporating PFC and PPC transistor is investigated with Synopsys HSPICE using the Stanford CNFET model. The proposed SRAM cell architecture archives a 99.99% improvement in power consumption and delay product (PDP) compared to a conventional 6T SRAM cell. The static noise margin of 300 mV ensures better noise immunity and reliable retention of data. The mean value of power consumption is 43.19 nW showing a variance of 93.16 fW and a standard deviation (σ) of 305.2 nW and the mean value of delay is 14.71 ps showing a variance of 1.010 and a standard deviation (σ) of 10.05 ps. CNTFET 8T SRAM cell with the combination of positive feedback and dynamic feedback enhances the performance and efficiency of the memory cell under varying conditions. © The Author(s) 2025.
引用
收藏
相关论文
共 50 条
  • [21] Variation Tolerant Differential 8T SRAM Cell for Ultralow Power Applications
    Pal, Soumitra
    Islam, Aminul
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2016, 35 (04) : 549 - 558
  • [22] Transmission Gate-Based 8T SRAM Cell for Biomedical Applications
    Aswini, Valluri
    Musala, Sarada
    Srinivasulu, Avireni
    2021 12TH INTERNATIONAL SYMPOSIUM ON ADVANCED TOPICS IN ELECTRICAL ENGINEERING (ATEE), 2021,
  • [23] A Fast Half Adder using 8T SRAM for Computation-in-Memory
    Han, Jaehyeon
    Kim, Youngmin
    2021 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS-ASIA (ICCE-ASIA), 2021,
  • [24] An 8T SRAM Cell With Column-based Dynamic Supply Voltage for Bit-interleaving
    Do, Anh Tuan
    Yeo, Kiat Seng
    Low, Jeremy Yung Shern
    Low, Joshua Yung Lih
    Kong, Zhi Hui
    PROCEEDINGS OF THE 2010 IEEE ASIA PACIFIC CONFERENCE ON CIRCUIT AND SYSTEM (APCCAS), 2010, : 704 - 707
  • [25] A PMOS read-port 8T SRAM cell with optimized leakage power and enhanced performance
    Cai, Jiangzheng
    Yuan, Jia
    Chen, Liming
    Chen, Chengying
    Hei, Yong
    IEICE ELECTRONICS EXPRESS, 2017, 14 (03):
  • [26] Improved Read and Write Margins Using a Novel 8T-SRAM Cell
    Moradi, Farshad
    Madsen, Jens K.
    2014 22ND INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION (VLSI-SOC), 2014,
  • [27] A Robust 8T FinFET SRAM Cell with Improved Stability for Low Voltage Applications
    Kushwah, C. B.
    Dwivedi, Devesh
    Sathisha, N.
    Rengarajan, Krishnan S.
    2016 20TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST (VDAT), 2016,
  • [28] Reliability Improvement on SRAM Physical Unclonable Function (PUF) Using an 8T Cell in 28 nm FDSOI
    Su, Zexin
    Li, Bo
    Zhang, Weidong
    Gao, Jiantou
    Su, Xiaohui
    Zhang, Gang
    Ren, Hongyu
    Lu, Peng
    Liu, Fanyu
    Zhao, Fazhan
    Li, Shi
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2022, 69 (03) : 333 - 339
  • [29] A novel CNTFET based Schmitt-Trigger read decoupled 12T SRAM cell with high speed, low power, and high Ion/Ioff ratio
    Soni, Lokesh
    Pandey, Neeta
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2023, 167
  • [30] Comparative Study of 7T, 8T, 9T and 10T SRAM with Conventional 6T SRAM Cell Using 180 nm Technology
    Joshi, Vinod Kumar
    Lobo, Haniel Craig
    ADVANCED COMPUTING AND COMMUNICATION TECHNOLOGIES, 2016, 452 : 25 - 40