A novel 8T SRAM cell using PFC and PPC VS-CNTFET transistor

被引:0
作者
Vipin Kumar Sharma [1 ]
Abhishek Kumar [1 ]
机构
[1] School of Electronics and Electrical Engineering, Lovely Professional University, Punjab, Phagwara
来源
Journal of Engineering and Applied Science | 2025年 / 72卷 / 1期
关键词
8T cell; CNTFET; HSPICE; Low power; PFC; PPC; Process innovation; SNM; SRAM;
D O I
10.1186/s44147-025-00579-y
中图分类号
学科分类号
摘要
The 8T static random-access memory (SRAM) cell using carbon nanotube technology, positive feedback, and dynamic supply voltage scaling are presented in this work. Positive feedback strengthens the feedback loop and enhances the noise margin making SRAM cells less susceptible to disturbance and improving the stabilization of the cell by improving read and write timing response. Positive feedback control (PFC) adjusts the cell’s operating condition based on its current and external condition under varying conditions. The positive power supply controlled (PPC) technique in SRAM cell design improves the stability and leakage power consumption by adjusting the voltage level during the operation mode of the cell. The experiment with carbon nanotube field-effect transistor (CNTFET) offers higher drive current and lower power consumption compared to conventional silicon-based transistors. The performance of the 8T SRAM cell incorporating PFC and PPC transistor is investigated with Synopsys HSPICE using the Stanford CNFET model. The proposed SRAM cell architecture archives a 99.99% improvement in power consumption and delay product (PDP) compared to a conventional 6T SRAM cell. The static noise margin of 300 mV ensures better noise immunity and reliable retention of data. The mean value of power consumption is 43.19 nW showing a variance of 93.16 fW and a standard deviation (σ) of 305.2 nW and the mean value of delay is 14.71 ps showing a variance of 1.010 and a standard deviation (σ) of 10.05 ps. CNTFET 8T SRAM cell with the combination of positive feedback and dynamic feedback enhances the performance and efficiency of the memory cell under varying conditions. © The Author(s) 2025.
引用
收藏
相关论文
共 50 条
  • [1] Effect of CNTFET Parameters on Novel High Stable and Low Power: 8T CNTFET SRAM Cell
    Elangovan, M.
    Gunavathi, K.
    TRANSACTIONS ON ELECTRICAL AND ELECTRONIC MATERIALS, 2022, 23 (03) : 272 - 287
  • [2] Effect of CNTFET Parameters on Novel High Stable and Low Power: 8T CNTFET SRAM Cell
    M. Elangovan
    K. Gunavathi
    Transactions on Electrical and Electronic Materials, 2022, 23 : 272 - 287
  • [3] High Stable and Low Power 8T CNTFET SRAM Cell
    Elangovan, M.
    Gunavathi, K.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2020, 29 (05)
  • [4] A Novel Darlington-Based 8T CNTFET SRAM Cell for Low Power Applications
    Elangovan, M.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2021, 30 (12)
  • [5] Darlington Based 8T CNTFET SRAM Cells with Low Power and Enhanced Write Stability
    M. Elangovan
    D. Karthickeyan
    M. Arul Kumar
    R. Ranjith
    Transactions on Electrical and Electronic Materials, 2022, 23 : 122 - 135
  • [6] Darlington Based 8T CNTFET SRAM Cells with Low Power and Enhanced Write Stability
    Elangovan, M.
    Karthickeyan, D.
    Arul Kumar, M.
    Ranjith, R.
    TRANSACTIONS ON ELECTRICAL AND ELECTRONIC MATERIALS, 2022, 23 (02) : 122 - 135
  • [7] A Novel 8T SRAM Cell with Low Swing Voltage for Portable Devices
    Upadhyay, P.
    Sen Sharma, Jeet
    Kar, R.
    Mandal, D.
    Ghoshal, S. P.
    2018 15TH INTERNATIONAL CONFERENCE ON ELECTRICAL ENGINEERING/ELECTRONICS, COMPUTER, TELECOMMUNICATIONS AND INFORMATION TECHNOLOGY (ECTI-CON), 2018, : 676 - 679
  • [8] A Novel 8T SRAM Cell with Improved Read and Write Margins
    Li, Song
    Lin, Zhiting
    Zhang, Jiubai
    Peng, Yuchun
    Wu, Xiulong
    PROCEEDINGS OF THE 2015 INTERNATIONAL CONFERENCE ON APPLIED SCIENCE AND ENGINEERING INNOVATION, 2015, 12 : 679 - 682
  • [9] A Novel 8T SRAM with Minimized Power and Delay
    Naik, Sthrigdhara
    Kuwelkar, Sonia
    2017 2ND IEEE INTERNATIONAL CONFERENCE ON RECENT TRENDS IN ELECTRONICS, INFORMATION & COMMUNICATION TECHNOLOGY (RTEICT), 2017, : 1498 - 1501
  • [10] A Sub-threshold Eight Transistor (8T) SRAM Cell Design for Stability Improvement
    Kushwah, C. B.
    Vishvakarma, S. K.
    2014 IEEE INTERNATIONAL CONFERENCE ON IC DESIGN & TECHNOLOGY (ICICDT), 2014,