Computation of an efficient pipelined fast Fourier transform architecture characterized with real-valued functions

被引:0
|
作者
Prasad, Surya [1 ]
Chellaperumal, Arunachalaperumal [2 ]
机构
[1] Anna Univ, Chennai, Tamilnadu, India
[2] Ramco Inst Technol, Dept ECE, Rajapalayam, Tamil Nadu, India
关键词
Fast Fourier transform (FFT); Real fast Fourier transform (RFFT); Canonic signed digit multiplier (CSDM); Complex multiplier; Pipelining; FFT/IFFT PROCESSOR; FFT;
D O I
10.1007/s10825-024-02237-7
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The computational characteristics of the fast Fourier transform associated with real-time information signals using traditional techniques is deemed the maximal hardware void with peak power consumption, which is an essential task for any researchers while illustrating the designs of architectures in very large-scale integration circuits. The proposed scheme associated with the pipeline reduces the time of processing at the cost of several registers, and to ensure the efficient contribution for reducing the power, the modification over the complex and critical multiplier has been introduced with minimal internal real-time multipliers, which in turn is reconstructed by canonical signed digit multipliers with the adaptation over the technique of resource sharing. The verification of the results of experimentation has been made. It is inferred that the proposed incorporated design is highly efficient regarding area, speed, and power compared to state-of-the-art techniques.
引用
收藏
页数:17
相关论文
共 50 条
  • [1] An efficient pipelined architecture for real-valued Fast Fourier Transform
    Kumar, M. Aravind
    Chari, K. Manjunatha
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2017, 104 (04) : 692 - 708
  • [2] Area-Efficient Pipeline Architecture for Serial Real-Valued Fast Fourier Transform
    Li, Kun
    Fang, Hongji
    Ma, Zhenguo
    Yu, Feng
    Zhang, Bo
    Xing, Qianjian
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2024,
  • [3] Fast computation algorithm for the discrete Fourier transform of a real-valued sequence
    Tsuchiya, M
    ELECTRONICS AND COMMUNICATIONS IN JAPAN PART III-FUNDAMENTAL ELECTRONIC SCIENCE, 1997, 80 (09): : 11 - 20
  • [4] A Serial Commutator Fast Fourier Transform Architecture for Real-Valued Signals
    Garrido, Mario
    Unnikrishnan, Nanda K.
    Parhi, Keshab K.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2018, 65 (11) : 1693 - 1697
  • [5] A Modified Serial Commutator Architecture for Real-Valued Fast Fourier Transform
    Park, Sungjin
    Jeon, Dongsuk
    2020 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS (SIPS), 2020, : 170 - 175
  • [6] Two-parallel pipelined fast Fourier transform processors for real-valued signals
    Glittas, Antony Xavier
    Sellathurai, Mathini
    Lakshminarayanan, G.
    IET CIRCUITS DEVICES & SYSTEMS, 2016, 10 (04) : 330 - 336
  • [7] Efficient VLSI Architecture for Decimation-in-Time Fast Fourier Transform of Real-Valued Data
    Meher, Pramod Kumar
    Mohanty, Basant Kumar
    Patel, Sujit Kumar
    Ganguly, Soumya
    Srikanthan, Thambipillai
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2015, 62 (12) : 2836 - 2845
  • [8] Energy-Efficient Fast Fourier Transform for Real-Valued Applications
    Eleftheriadis, Charalampos
    Karakonstantis, Georgios
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2022, 69 (05) : 2458 - 2462
  • [9] REAL-VALUED FAST FOURIER-TRANSFORM ALGORITHMS
    SORENSEN, HV
    JONES, DL
    HEIDEMAN, MT
    BURRUS, CS
    IEEE TRANSACTIONS ON ACOUSTICS SPEECH AND SIGNAL PROCESSING, 1987, 35 (06): : 849 - 863
  • [10] A FAST FOURIER TRANSFORM ALGORITHM FOR REAL-VALUED SERIES
    BERGLAND, GD
    COMMUNICATIONS OF THE ACM, 1968, 11 (10) : 703 - +