The Design of a Low-Noise CMOS Image Sensor Using a Hybrid Single-Slope Analog-to-Digital Converter

被引:0
作者
Choo, Hyun Seon [1 ]
Youn, Da-Hyeon [1 ]
Choi, Hyunggyu [1 ]
Kim, Gi Yeol [1 ]
Kim, Soo Youn [1 ]
机构
[1] Dongguk Univ, Dept Syst Semicond, Seoul 04620, South Korea
关键词
CMOS image sensor; correlated double sampling; double data rate; hybrid single-slope ADC; low noise;
D O I
10.3390/s24248131
中图分类号
O65 [分析化学];
学科分类号
070302 ; 081704 ;
摘要
In this study, we describe a low-noise complementary metal-oxide semiconductor (CMOS) image sensor (CIS) with a 10/11-bit hybrid single-slope analog-to-digital converter (SS-ADC). The proposed hybrid SS-ADC provides a resolution of 11 bits in low-light and 10 bits in high-light. To this end, in the low-light section, the digital-correlated double sampling method using a double data rate structure was used to obtain a noise performance similar to that of the 11-bit SS-ADC under low-light conditions, while maintaining linear in-out characteristics. The CIS with the proposed 10/11-bit hybrid SS-ADC was fabricated using a 110 nm 1-poly 4-metal CIS process. The measurement results showed that dark random noise was reduced by 8% in low light when using the proposed hybrid SS-ADC, compared with the existing 10-bit ADC. Additionally, in the case of high brightness, when using a 10-bit resolution, the dynamic power consumption decreased by approximately 31%, compared to the 11-bit ADC. The total power consumption is 3.9 mW at 15 fps when the analog, pixel, and digital supply voltages are 3.3 V, 3.3 V, and 1.5 V, respectively.
引用
收藏
页数:12
相关论文
共 11 条
[1]   A Linear-Logarithmic CMOS Image Sensor With Adjustable Dynamic Range [J].
Bae, Myunghan ;
Choi, Byoung-Soo ;
Jo, Sung-Hyun ;
Lee, Hee-Ho ;
Choi, Pyung ;
Shin, Jang-Kyoo .
IEEE SENSORS JOURNAL, 2016, 16 (13) :5222-5226
[2]   Design of a CMOS Image Sensor with Bi-Directional Gamma-Corrected Digital-Correlated Double Sampling [J].
Cho, Jaehee ;
Choo, Hyunseon ;
Lee, Suhyeon ;
Yoon, Seungju ;
Kam, Gyuwon ;
Kim, Sooyoun .
SENSORS, 2023, 23 (02)
[3]   A Dynamic Range Extension Technique for CMOS Image Sensors With In-Pixel Dual Exposure Synthesis [J].
Gao, Zhiyuan ;
Yao, Suying ;
Yang, Congjie ;
Xu, Jiangtao .
IEEE SENSORS JOURNAL, 2015, 15 (06) :3265-3273
[4]  
Kawahito S., 2009, P INT IM SENS WORKSH, VVolume 8
[5]   An Enhanced Dynamic-Range CMOS Image Sensor Using a Digital Logarithmic Single-Slope ADC [J].
Kim, Daeyun ;
Song, Minkyu .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2012, 59 (10) :653-657
[6]   Offset and Gain FPN Calibrated Linear-Logarithmic Image Sensor With Shared Pixel Architecture [J].
Lee, Jiwon .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2021, 68 (12) :3518-3521
[7]  
Priyadarshini N., 2020, IEEE INT SYMP CIRC S, P1, DOI [DOI 10.1109/iscas45731.2020.9180437, 10.1109/ISCAS45731.2020.9180846]
[8]   Ghost detection and removal for high dynamic range images: Recent advances [J].
Srikantha, Abhilash ;
Sidibe, Desire .
SIGNAL PROCESSING-IMAGE COMMUNICATION, 2012, 27 (06) :650-662
[9]   A 0.66erms- Temporal-Readout-Noise 3-D-Stacked CMOS Image Sensor With Conditional Correlated Multiple Sampling Technique [J].
Yeh, Shang-Fu ;
Chou, Kuo-Yu ;
Tu, Hon-Yih ;
Chao, Calvin Yi-Ping ;
Hsueh, Fu-Lung .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2018, 53 (02) :527-537
[10]  
Yong Lim, 2010, 2010 IEEE International Solid-State Circuits Conference (ISSCC), P396, DOI 10.1109/ISSCC.2010.5433971