Enhanced Drive Current in 10 nm Channel Length Gate-All-Around Field-Effect Transistor Using Ultrathin Strained Si/SiGe Channel

被引:0
|
作者
Yugender, Potaraju [1 ]
Dhar, Rudra Sankar [1 ]
Nanda, Swagat [1 ]
Kumar, Kuleen [1 ]
Sakthivel, Pandurengan [2 ]
Thirumurugan, Arun [3 ]
机构
[1] Natl Inst Technol Mizoram, Dept Elect & Commun Engn, Aizawl 796012, Mizoram, India
[2] Karpagam Acad Higher Educ, Fac Engn, Ctr Mat Sci, Dept Sci & Humanities Phys, Coimbatore 641021, Tamil Nadu, India
[3] Univ Atacama, Costanera 105, Vallenar 1612178, Chile
关键词
GAAFET; heterostructure-on-insulator; on current; stacked high-K; strained silicon; SIMULATION; FINFET;
D O I
10.3390/mi15121455
中图分类号
O65 [分析化学];
学科分类号
070302 ; 081704 ;
摘要
The continuous scaling down of MOSFETs is one of the present trends in semiconductor devices to increase device performance. Nevertheless, with scaling down beyond 22 nm technology, the performance of even the newer nanodevices with multi-gate architecture declines with an increase in short channel effects (SCEs). Consequently, to facilitate further increases in the drain current, the use of strained silicon technology provides a better solution. Thus, the development of a novel Gate-All-Around Field-Effect Transistor (GAAFET) incorporating a strained silicon channel with a 10 nm gate length is initiated and discussed. In this device, strain is incorporated in the channel, where a strained silicon germanium layer is wedged between two strained silicon layers. The GAAFET device has four gates that surround the channel to provide improved control of the gate over the strained channel region and also reduce the short channel effects in the devices. The electrical properties, such as the on current, off current, threshold voltage (VTH), subthreshold slope, drain-induced barrier lowering (DIBL), and Ion/Ioff current ratio, of the 10 nm channel length GAAFET are compared with the 22 nm strained silicon channel GAAFET, the existing SOI FinFET device on 10 nm gate length, and IRDS 2022 specifications device. The developed 10 nm channel length GAAFET, having an ultrathin strained silicon channel, delivers enriched device performance, being augmented in contrast to the IRDS 2022 specifications device, showing improved characteristics along with amended SCEs.
引用
收藏
页数:12
相关论文
共 19 条
  • [1] Performance Evaluation of Silicon Nanowire Gate-All-Around Field-Effect Transistors and Their Dependence of Channel Length and Diameter
    Bahador, Siti Norazlin
    Tan, Michael Loong Peng
    Ismail, Razali
    SCIENCE OF ADVANCED MATERIALS, 2015, 7 (01) : 190 - 198
  • [2] Design Feasibility of High-Performance Si Wire Gate-All-Around Metal-Oxide-Semiconductor Field-Effect Transistor in Sub-30-nm-Channel Regime
    Omura, Yasuhisa
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2011, 50 (01)
  • [3] A Gate-All-Around Tunneling Field-Effect Transistor with SiO2 Core and Si Shell Structure
    He, Xiaomeng
    Shi, Min
    Wang, Cheng
    Zhu, Xiaoan
    Zhang, Xiangyu
    He, Jin
    He, Qingxing
    Du, Caixia
    Zhong, Shengju
    JOURNAL OF COMPUTATIONAL AND THEORETICAL NANOSCIENCE, 2014, 11 (08) : 1826 - 1832
  • [4] Investigation of SiGe/Si Bilayer Inverted-T Channel Gate-All-Around Field-Effect-Transistor With Self-Induced Ferroelectric Ge Doped HfO2
    SUN, CHONG-JHE
    YAO, YI-JU
    YAN, SIAO-CHENG
    LIN, YI-WEN
    LIN, SHAN-WEN
    HOU, FU-JU
    LUO, GUANG-L, I
    WU, YUNG-CHUN
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2022, 10 : 408 - 412
  • [5] The influences of radiation effects on DC/RF performances of L g=22 nm gate-all-around nanosheet field-effect transistor
    Ma, Yue
    Bi, Jinshun
    Majumdar, Sandip
    Mehmood, Safdar
    Ji, Lanlong
    Sun, Yichao
    Zhang, Chenrui
    Fan, Linjie
    Zhao, Biyao
    Wang, Hanbin
    Shen, Lizhi
    Han, Tingting
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2022, 37 (03)
  • [6] Design and analysis of Si-based arch-shaped gate-all-around (GAA) tunneling field-effect transistor (TFET)
    Seo, Jae Hwa
    Yoon, Young Jun
    Lee, Seongmin
    Lee, Jung-Hee
    Cho, Seongjae
    Kang, In Man
    CURRENT APPLIED PHYSICS, 2015, 15 (03) : 208 - 212
  • [7] Double channeled nanotube gate all around field effect transistor with drive current boosted
    Qin, Laixiang
    Tian, He
    Li, Chunlai
    Wei, Yiqun
    He, Jin
    He, Yandong
    Ren, Tianling
    Xu, Zhangwei
    Yue, Yutao
    MICROELECTRONIC ENGINEERING, 2024, 289
  • [8] More physical understanding of current characteristics of tunneling field-effect transistor leveraged by gate positions and properties through dual-gate and gate-all-around structuring
    Ansari, Md Hasan Raza
    Cho, Seongjae
    Park, Byung-Gook
    APPLIED PHYSICS A-MATERIALS SCIENCE & PROCESSING, 2020, 126 (11):
  • [9] A Novel Germanium-Around-Source Gate-All-Around Tunnelling Field-Effect Transistor for Low-Power Applications
    Han, Ke
    Long, Shanglin
    Deng, Zhongliang
    Zhang, Yannan
    Li, Jiawei
    MICROMACHINES, 2020, 11 (02)
  • [10] Novel Gate-All Around Triangular Channel Horizontal Nano wire Field-Effect Transistor For Low Power Memories
    Chopra, Shivani
    Subramaniam, Subha
    Joshi, Sangeeta M.
    Awale, R. N.
    2015 IEEE INTERNATIONAL CONFERENCE ON INFORMATION PROCESSING (ICIP), 2015, : 54 - 59