Low power design using double edge triggered flip-flops

被引:62
|
作者
Hossain, Razak [1 ]
Wronski, Leszek D. [1 ]
Albicki, Alexander [1 ]
机构
[1] Univ of Rochester, Rochester, United States
关键词
Computational complexity - Computer architecture - Computer simulation - Electric network synthesis - Energy dissipation - Transistors;
D O I
10.1109/92.285754
中图分类号
学科分类号
摘要
In this paper we study the power savings possible using double edge triggered (DET), instead of, conventional single edge triggered (SET) flip-flops. We begin the paper by introducing a set of novel D-type double edge triggered flip-flops which can be implemented with fewer transistors than any previous design. The power dissipation in these flip-flops and single edge triggered flip-flops is compared via architectural level studies, analytical considerations and simulations. The analysis includes an implementation independent study on, the effect of input sequences, in the energy dissipation of single and double edge triggered flip-flops. The system level energy savings possible by using registers consisting of double edge triggered flip-flops, instead of single edge triggered flip-flops, is subsequently explored. The results are extremely encouraging, indicating that double edge triggered flip-flops are capable of significant energy savings, for only a small overhead in complexity.
引用
收藏
页码:261 / 264
相关论文
共 50 条
  • [31] Folded Circuit Synthesis: Logic Simplification Using Dual Edge-Triggered Flip-Flops
    Han, Inhak
    Shin, Youngsoo
    2013 INTERNATIONAL CONFERENCE ON IC DESIGN AND TECHNOLOGY (ICICDT), 2013, : 17 - 20
  • [32] Improving Speed and Power Characteristics of Pulse-Triggered Flip-Flops
    Lanuzza, Marco
    Taco, Ramiro
    2014 IEEE 5TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS AND SYSTEMS (LASCAS), 2014,
  • [33] Design space exploration of low-power flip-flops in FinFET technology
    Mahmoodi, Ehsan
    Gholipour, Morteza
    INTEGRATION-THE VLSI JOURNAL, 2020, 75 : 52 - 62
  • [34] Design of dual-edge triggered flip-flops based on quantum-dot cellular automata
    Xiao, Lin-rong
    Chen, Xie-xiong
    Ying, Shi-yan
    JOURNAL OF ZHEJIANG UNIVERSITY-SCIENCE C-COMPUTERS & ELECTRONICS, 2012, 13 (05): : 385 - 392
  • [35] 10 GHz Throughput FinFET Dual-Edge Triggered Flip-Flops
    Esmaeili, S. E.
    Al-Khalili, A. J.
    2014 IEEE 27TH CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (CCECE), 2014,
  • [36] NEW FUNCTIONAL AND STRUCTURAL GENERATION OF JK EDGE-TRIGGERED FLIP-FLOPS
    STEFANESCU, I
    REVUE ROUMAINE DE PHYSIQUE, 1977, 22 (07): : 733 - 742
  • [38] Design of dual-edge triggered flip-flops based on quantum-dot cellular automata
    Lin-rong Xiao
    Xie-xiong Chen
    Shi-yan Ying
    Journal of Zhejiang University SCIENCE C, 2012, 13 : 385 - 392
  • [39] Novel Current-mode CMOS Edge-triggered Flip-flops with Low-noise
    Department of Information and Electronic Engineering, Zhejiang University, Hangzhou 310027, China
    不详
    Guti Dianzixue Yanjiu Yu Jinzhan, 2007, 1 (95-99):
  • [40] Low-power flip-flops with reliable clock gating
    Strollo, AGM
    Napoli, E
    De Caro, D
    MICROELECTRONICS JOURNAL, 2001, 32 (01) : 21 - 28