Low power design using double edge triggered flip-flops

被引:62
|
作者
Hossain, Razak [1 ]
Wronski, Leszek D. [1 ]
Albicki, Alexander [1 ]
机构
[1] Univ of Rochester, Rochester, United States
关键词
Computational complexity - Computer architecture - Computer simulation - Electric network synthesis - Energy dissipation - Transistors;
D O I
10.1109/92.285754
中图分类号
学科分类号
摘要
In this paper we study the power savings possible using double edge triggered (DET), instead of, conventional single edge triggered (SET) flip-flops. We begin the paper by introducing a set of novel D-type double edge triggered flip-flops which can be implemented with fewer transistors than any previous design. The power dissipation in these flip-flops and single edge triggered flip-flops is compared via architectural level studies, analytical considerations and simulations. The analysis includes an implementation independent study on, the effect of input sequences, in the energy dissipation of single and double edge triggered flip-flops. The system level energy savings possible by using registers consisting of double edge triggered flip-flops, instead of single edge triggered flip-flops, is subsequently explored. The results are extremely encouraging, indicating that double edge triggered flip-flops are capable of significant energy savings, for only a small overhead in complexity.
引用
收藏
页码:261 / 264
相关论文
共 50 条
  • [1] A new design of double edge triggered flip-flops
    Pedram, M
    Wu, Q
    Wu, XW
    PROCEEDINGS OF THE ASP-DAC '98 - ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 1998 WITH EDA TECHNO FAIR '98, 1998, : 417 - 421
  • [2] New design of double edge triggered flip-flops
    Univ of Southern California, Los Angeles, United States
    Proc Asia South Pac Des Autom Conf, (417-421):
  • [3] DOUBLE-EDGE-TRIGGERED FLIP-FLOPS
    UNGER, SH
    IEEE TRANSACTIONS ON COMPUTERS, 1981, 30 (06) : 447 - 451
  • [4] Low power, testable dual edge triggered flip-flops
    Llopis, RP
    Sachdev, M
    1996 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN - DIGEST OF TECHNICAL PAPERS, 1996, : 341 - 345
  • [5] Analysis of power dissipation in double edge-triggered flip-flops
    Strollo, AGM
    Napoli, E
    Cimino, C
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2000, 8 (05) : 624 - 629
  • [6] Design of high performance double edge-triggered flip-flops
    Mishra, SM
    Rofail, SS
    Yeo, KS
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 2000, 147 (05): : 283 - 290
  • [7] Novel high speed and low power single and double edge-triggered flip-flops
    Aezinia, Fatemeh
    Najafzadeh, Sara
    Afzali-Kusha, Ali
    2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 1383 - +
  • [8] Analysis and Comparison of Variations in Double Edge Triggered Flip-Flops
    Alioto, Massimo
    Consoli, Elio
    Palumbo, Gaetano
    2014 5TH EUROPEAN WORKSHOP ON CMOS VARIABILITY (VARI), 2014,
  • [9] Dual Edge Triggered Flip-Flops for Noise Aware Design
    Miura, Yukiya
    2011 16TH IEEE EUROPEAN TEST SYMPOSIUM (ETS), 2011, : 217 - 217
  • [10] A NOVEL CMOS IMPLEMENTATION OF DOUBLE-EDGE-TRIGGERED FLIP-FLOPS
    LU, SL
    ERCEGOVAC, M
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1990, 25 (04) : 1008 - 1010