Novel architecture and synapse design for hardware implementations of neural networks

被引:0
|
作者
Faculty of Engineering, Magee College, University of Ulster, Northland Road, Derry, BT48 7JL, United Kingdom [1 ]
机构
来源
Comput Electr Eng | / 1-2卷 / 75-87期
关键词
D O I
暂无
中图分类号
学科分类号
摘要
This paper discusses a novel architecture and synapse design for area-efficient hardware implementations of neural networks. The proposed architecture offers an intermediate solution to the on-chip interconnect problem by the introduction of the concept of virtual neurons. Using a previously developed model a significant reduction in silicon area is suggested. The proposed synapse designs represent alternatives to conventional multiplier-based synaptic cells. These synapses, designed for minimal implementation size, include two targeted for analog implementation and one for digital implementation. Training of neural networks based on the proposed synapses has been considered and a modified version of the backprogagation algorithm is discussed. Results of neural network operation based on one of the new synapses are presented. © 1998 Elsevier Science Ltd. All rights reserved.
引用
收藏
相关论文
共 50 条
  • [41] Structured Sparse Ternary Weight Coding of Deep Neural Networks for Efficient Hardware Implementations
    Boo, Yoonho
    Sung, Wonyong
    2017 IEEE INTERNATIONAL WORKSHOP ON SIGNAL PROCESSING SYSTEMS (SIPS), 2017,
  • [42] AN EFFICIENT ARCHITECTURE FOR HARDWARE IMPLEMENTATIONS OF IMAGE PROCESSING ALGORITHMS
    Khalvati, Farzad
    Tizhoosh, Hamid R.
    2009 IEEE SYMPOSIUM ON COMPUTATIONAL INTELLIGENCE FOR IMAGE PROCESSING, 2009, : 20 - 26
  • [43] WOx-Based Synapse Device With Excellent Conductance Uniformity for Hardware Neural Networks
    Choi, Wooseok
    Gi, Sang-Gyun
    Lee, Donguk
    Lim, Seokjae
    Lee, Chuljun
    Lee, Byung-Geun
    Hwang, Hyunsang
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2020, 19 : 594 - 600
  • [44] Hardware-based Neural Networks using a Gated Schottky Diode as a Synapse Device
    Lim, Suhwan
    Bae, Jong-Ho
    Eum, Jai-Ho
    Lee, Sungtae
    Kim, Chul-Heung
    Kwon, Dongseok
    Lee, Jong-Ho
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [45] A MODULAR T-MODE DESIGN APPROACH FOR ANALOG NEURAL NETWORK HARDWARE IMPLEMENTATIONS
    LINARES-BARRANCO, B
    SANCHEZ-SINENCIO, E
    RODRIGUEZVAZQUEZ, A
    HUERTAS, JL
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (05) : 701 - 713
  • [46] Architecture of A Novel Low-Cost Hardware Neural Network
    Khalil, Kasem
    Eldash, Omar
    Dey, Bappaditya
    Kumar, Ashok
    Bayoumi, Magdy
    2020 IEEE 63RD INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2020, : 1060 - 1063
  • [47] SILICON IMPLEMENTATIONS OF NEURAL NETWORKS
    MURRAY, AF
    FIRST IEE INTERNATIONAL CONFERENCE ON ARTIFICIAL NEURAL NETWORKS, 1989, : 27 - 32
  • [48] A Design Framework for Hardware Approximation of Deep Neural Networks
    Lin, Wei-Hung
    Kao, Hsu-Yu
    Huang, Shih-Hsu
    2019 INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING AND COMMUNICATION SYSTEMS (ISPACS), 2019,
  • [49] DESIGN OF COUPLING RESISTOR NETWORKS FOR NEURAL NETWORK HARDWARE
    BARKAN, O
    SMITH, WR
    PERSKY, G
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS, 1990, 37 (06): : 756 - 765
  • [50] Neural networks: Implementations and applications
    Vonk, E
    Veelenturf, LPJ
    Jain, LC
    IEEE AEROSPACE AND ELECTRONIC SYSTEMS MAGAZINE, 1996, 11 (07) : 11 - 16