LOW-POWER INTEGRABLE PAGING RECEIVER ARCHITECTURE.

被引:0
作者
Marshall, C.B. [1 ]
机构
[1] Philips Research Lab, Redhill, Engl, Philips Research Lab, Redhill, Engl
来源
IEE proceedings. Part F. Communications, radar and signal processing | 1986年 / 133卷 / 05期
关键词
RADIO TELEPHONE - Paging Systems;
D O I
暂无
中图分类号
学科分类号
摘要
A receiver architecture is described that is ideally suited to UK paging applications. The receiver is similar to a direct conversion receiver, in that the absence of an 'image' response allows integration, but it only requires a single front-end mixer and so consumes less power. To achieve this the local oscillator frequency is offset slightly from the incoming carrier frequency, allowing the modulation to be recovered by a straightforward discriminator. Measurements show that a bit error rate of 0. 01 can be obtained with a 12 db IF S/N ratio. Noise-generated dc is identified as having a major impact on the receiver performance, and is shown to be determined by the if noise spectrum. The degradation of sensitivity caused by various tolerances is considered, and the best nominal parameter values selected.
引用
收藏
页码:449 / 455
相关论文
empty
未找到相关数据