Performance evaluation of a cluster-based multiprocessor built from ATM switches and bus-based multiprocessor servers

被引:0
作者
Karlsson, Magnus [1 ]
Stenstrom, Per [1 ]
机构
[1] Chalmers Univ of Technology, Goteborg, Sweden
来源
Doktorsavhandlingar vid Chalmers Tekniska Hogskola | 1999年 / 1552期
关键词
Asynchronous transfer mode - Client server computer systems - Computer architecture - Computer systems programming - Computer workstations - Data storage equipment - Interconnection networks - Response time (computer systems) - Virtual reality;
D O I
暂无
中图分类号
学科分类号
摘要
We consider a network of workstations (NOW) organization consisting of a number of bus-based multiprocessor servers interconnected by an ATM switch. A shared-memory model is supported by distributed virtual shared memory (DVSM) and this paper focuses on the access penalties incurred by (1) ATM and (2) the DVSM software. First, through detailed architectural simulations we find that while the bandwidth and the latency of the ATM switch fabrics are found to be acceptable, the latency incurred by commercially available ATM interfaces has a first order effect on the performance. We also study the effects of various scheduling policies for the coherence handlers. Our data suggest that since the probability of finding an idle processor within a cluster is high, a good policy is to schedule it there instead of letting an extra compute processor execute coherence handlers. Overall, by adjusting the adaptation layer of ATM to a DVSM system we find that ATM is a promising technology for these kinds of systems.
引用
收藏
页码:4 / 13
相关论文
empty
未找到相关数据