Implementations of continuous-time current-mode ladder filters using multiple output current integrators

被引:0
|
作者
Cairo Univ, Giza, Egypt [1 ]
机构
来源
Int J Electron | / 4卷 / 497-509期
关键词
CMOS integrated circuits - Computer simulation - Computer software - Electric currents - Ladder networks;
D O I
暂无
中图分类号
学科分类号
摘要
Three different approaches to designing continuous-time current-mode ladder filters using multiple output current integrators are presented. These approaches are based on simulating node voltages, state variables, or loop currents of passive RLC ladder filter prototypes. Node voltage and state variable simulations yield more compact structures than that obtained using loop current simulation. Possible CMOS implementations are presented and their performance characteristics are investigated using SPICE simulations. Scaled filters, using the constant field scaling law, are found to operate properly at low supply voltages, down to 1.0 V.
引用
收藏
相关论文
共 50 条