ALL DIGITAL PHASE-LOCKED LOOP WITH A WIDE LOCKING RANGE.

被引:0
|
作者
Hikawa, Hiroomi [1 ]
Zheng, Nanning [1 ]
Mori, Shinsaku [1 ]
机构
[1] Keio Univ, Yokohama, Jpn, Keio Univ, Yokohama, Jpn
关键词
ELECTRONIC CIRCUITS; DIGITAL; -; OSCILLATORS;
D O I
暂无
中图分类号
TN7 [基本电子电路];
学科分类号
080902 ;
摘要
The phase-locked loop (PLL) is used widely in communication engineering as one of the key functions. Recently, attempts have been made to construct a digital circuit for the phase-locked loop. However, a common problem in those attempts is that there is a trade-off between the locking range and the output phase jitter. To solve this problem, this paper proposes a new structure for the phase-locked loop with a wide locking range by combining the frequency control technique. For this purpose, a new digital VCO is constructed, which can vary the central frequency of the system using the programmable divider and the adder. Analyses are made for the transient behavior from the viewpoints of the locking range, frequency and phase, and the noise characteristics of the loop. The result is compared with the results of experiment and simulation.
引用
收藏
页码:70 / 77
相关论文
共 50 条
  • [1] An All-Digital Phase-Locked Loop with Dynamic Phase Control for Fast Locking
    Chuang, Yun-Chen
    Tsai, Sung-Lin
    Liu, Cheng-En
    Lin, Tsung-Hsien
    2012 IEEE ASIAN SOLID STATE CIRCUITS CONFERENCE (A-SSCC), 2012, : 297 - 300
  • [2] Digital phase-locked loops with a wide locking range using a fractional divider
    Sato, F
    Saba, T
    Mori, S
    Park, DK
    ELECTRONICS AND COMMUNICATIONS IN JAPAN PART I-COMMUNICATIONS, 1995, 78 (12): : 74 - 82
  • [3] A fast-locking digital phase-locked loop
    Wagdy, Mahmoud Fawzy
    Vaishnava, Srishti
    THIRD INTERNATIONAL CONFERENCE ON INFORMATION TECHNOLOGY: NEW GENERATIONS, PROCEEDINGS, 2006, : 742 - +
  • [4] RESPONSE OF AN ALL DIGITAL PHASE-LOCKED LOOP
    GARODNICK, J
    GRECO, J
    SCHILLING, DL
    IEEE TRANSACTIONS ON COMMUNICATIONS, 1974, CO22 (06) : 751 - 764
  • [5] All digital dividing ratio changeable type phase-locked loop with a wide lock-in range
    Yahara, M
    Sasaki, H
    Fujimoto, K
    Sasaki, H
    ELECTRONICS AND COMMUNICATIONS IN JAPAN PART I-COMMUNICATIONS, 2005, 88 (02): : 41 - 49
  • [6] VERY WIDE-RANGE PHASE-LOCKED LOOP
    SMITH, DT
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1991, 70 (02) : 443 - 445
  • [7] A Fast-Locking All-Digital Phase-Locked Loop With Dynamic Loop Bandwidth Adjustment
    Lin, Jung-Mao
    Yang, Ching-Yuan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2015, 62 (10) : 2411 - 2422
  • [8] DIGITAL PHASE-LOCKED LOOP USING INJECTION LOCKING TECHNIQUE
    OMACHI, T
    YAMAMOTO, H
    MORI, S
    ELECTRONICS & COMMUNICATIONS IN JAPAN, 1976, 59 (06): : 27 - 36
  • [9] Low-Power, All Digital Phase-Locked Loop with a Wide-Range, High Resolution TDC
    Pu, YoungGun
    Park, Ansoo
    Park, Joon-Sung
    Lee, Kang-Yoon
    ETRI JOURNAL, 2011, 33 (03) : 366 - 373
  • [10] A wide-band digital phase-locked loop
    Ambarish, Shilpa
    Wagdy, Mahmoud Fawzy
    THIRD INTERNATIONAL CONFERENCE ON INFORMATION TECHNOLOGY: NEW GENERATIONS, PROCEEDINGS, 2006, : 597 - +