Experimental studies on deep submicron CMOS scaling

被引:0
|
作者
IBM Corp, Fishkill, United States [1 ]
机构
来源
Semicond Sci Technol | / 7卷 / 816-820期
关键词
Capacitance - Electric currents - Electric resistance - Gates (transistor) - Mathematical models - MOSFET devices - Oscillators (electronic) - Semiconducting silicon - Threshold voltage;
D O I
暂无
中图分类号
学科分类号
摘要
N- and surface channel p-MOSFETs and CMOS ring oscillators with channel lengths down to 0.2 μm and physical gate oxide thicknesses of 2.5 nm-5.8 nm were fabricated. The parasitic SD series resistance, threshold voltages, finite thickness of inversion layer including quantum and polysilicon gate depletion effects, drain saturation current, load capacitance of ring oscillator and ring oscillator speed were characterized at voltages from 1.5 to 3.3 V. The results confirmed the accuracy of the analytical models recently developed. The existence of an optimum gate oxide for given Vgs, Vth, Rs and Leff is demonstrated from both the analytical model and the experimental data.
引用
收藏
相关论文
共 50 条
  • [31] Analog circuits in ultra-deep-submicron CMOS
    Annema, AJ
    Nauta, B
    van Langevelde, R
    Tuinhout, H
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (01) : 132 - 143
  • [32] CMOS-process technology deepens deep submicron
    Lipman, J
    EDN, 1997, 42 (05) : 16 - 16
  • [33] Characterization and modeling of parasitic emission in deep submicron CMOS
    Vrignon, B
    Bendhia, SD
    Lamoureux, E
    Sicard, E
    IEEE TRANSACTIONS ON ELECTROMAGNETIC COMPATIBILITY, 2005, 47 (02) : 382 - 387
  • [34] Deep submicron CMOS based on silicon germanium technology
    ONeill, AG
    Antoniadis, DA
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1996, 43 (06) : 911 - 918
  • [35] Modeling and characterization of ultra deep submicron CMOS devices
    Arora, ND
    IEICE TRANSACTIONS ON ELECTRONICS, 1999, E82C (06): : 967 - 975
  • [36] Fault clustering in deep-submicron CMOS processes
    Schat, Jan
    2008 DESIGN, AUTOMATION AND TEST IN EUROPE, VOLS 1-3, 2008, : 1360 - 1363
  • [37] Gate engineering for deep-submicron CMOS transistors
    Yu, B
    Ju, DH
    Lee, WC
    Kepler, N
    King, TJ
    Hu, CM
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1998, 45 (06) : 1253 - 1262
  • [38] Leakage current in deep-submicron CMOS circuits
    Roy, K
    Mukhopadhyay, S
    Mahmoodi-Meimand, H
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2002, 11 (06) : 575 - 600
  • [39] Identifying defects in deep-submicron CMOS ICs
    Soden, JM
    Hawkins, CF
    Miller, AC
    IEEE SPECTRUM, 1996, 33 (09) : 66 - 71
  • [40] Analog design in deep submicron CMOS processes for LHC
    Rivetti, A
    Anelli, G
    Anghinolfi, F
    Campbell, M
    Delmastro, M
    Heijne, E
    Faccio, F
    Florian, S
    Jarron, P
    Kloukinas, K
    Marchioro, A
    PROCEEDINGS OF THE FIFTH WORKSHOP ON ELECTRONICS FOR LHC EXPERIMENTS, 1999, : 157 - 161