Experimental studies on deep submicron CMOS scaling

被引:0
|
作者
IBM Corp, Fishkill, United States [1 ]
机构
来源
Semicond Sci Technol | / 7卷 / 816-820期
关键词
Capacitance - Electric currents - Electric resistance - Gates (transistor) - Mathematical models - MOSFET devices - Oscillators (electronic) - Semiconducting silicon - Threshold voltage;
D O I
暂无
中图分类号
学科分类号
摘要
N- and surface channel p-MOSFETs and CMOS ring oscillators with channel lengths down to 0.2 μm and physical gate oxide thicknesses of 2.5 nm-5.8 nm were fabricated. The parasitic SD series resistance, threshold voltages, finite thickness of inversion layer including quantum and polysilicon gate depletion effects, drain saturation current, load capacitance of ring oscillator and ring oscillator speed were characterized at voltages from 1.5 to 3.3 V. The results confirmed the accuracy of the analytical models recently developed. The existence of an optimum gate oxide for given Vgs, Vth, Rs and Leff is demonstrated from both the analytical model and the experimental data.
引用
收藏
相关论文
共 50 条
  • [21] Scaling transistors into the deep-submicron regime
    Packan, PA
    MRS BULLETIN, 2000, 25 (06) : 18 - 21
  • [22] Scaling Transistors into the Deep-Submicron Regime
    Paul A. Packan
    MRS Bulletin, 2000, 25 : 18 - 21
  • [23] TCAD tools in undergraduate studies: A laboratory work for learning deep submicron CMOS processes
    Barzdenas, Vaidotas
    Grazulevicius, Gediminas
    Vasjanov, Aleksandr
    INTERNATIONAL JOURNAL OF ELECTRICAL ENGINEERING EDUCATION, 2020, 57 (02) : 133 - 163
  • [24] Low-voltage analog switch in deep submicron CMOS: Design technique and experimental measurements
    Fayomi, CJB
    Sawan, M
    Roberts, GW
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2006, E89A (04) : 1076 - 1087
  • [25] Deep submicron CMOS for millimeter wave power applications
    Ferndahl, Mattias
    Nemati, Hossein
    Parvais, Bertrand
    Zirath, Herbert
    Decoutere, Stefaan
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2008, 18 (05) : 329 - 331
  • [26] Sensing design issues in deep submicron CMOS SRAMs
    Natarajan, A
    Shankar, V
    Maheshwari, A
    Burleson, W
    IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS: NEW FRONTIERS IN VLSI DESIGN, 2005, : 42 - 45
  • [27] Submicron CMOS isolation technique using deep trenches
    1600, Electrochemical Soc Inc, Manchester, NH, USA (89):
  • [28] Radiation hardening of ASICs in deep submicron CMOS technologies
    Szczygiel, R
    PHOTONICS APPLICATIONS IN ASTRONOMY, COMMUNICATIONS, INDUSTRY, AND HIGH-ENERGY PHYSICS EXPERIMENTS III, 2005, 5775 : 103 - 110
  • [29] IDDQ defect detection in deep submicron CMOS ICs
    Kundu, S
    SEVENTH ASIAN TEST SYMPOSIUM (ATS'98), PROCEEDINGS, 1998, : 150 - 152
  • [30] Deep submicron CMOS current IC testing: Is there a future?
    Hawkins, CF
    Soden, JM
    IEEE DESIGN & TEST OF COMPUTERS, 1999, 16 (04): : 14 - 15