Experimental studies on deep submicron CMOS scaling

被引:0
|
作者
IBM Corp, Fishkill, United States [1 ]
机构
来源
Semicond Sci Technol | / 7卷 / 816-820期
关键词
Capacitance - Electric currents - Electric resistance - Gates (transistor) - Mathematical models - MOSFET devices - Oscillators (electronic) - Semiconducting silicon - Threshold voltage;
D O I
暂无
中图分类号
学科分类号
摘要
N- and surface channel p-MOSFETs and CMOS ring oscillators with channel lengths down to 0.2 μm and physical gate oxide thicknesses of 2.5 nm-5.8 nm were fabricated. The parasitic SD series resistance, threshold voltages, finite thickness of inversion layer including quantum and polysilicon gate depletion effects, drain saturation current, load capacitance of ring oscillator and ring oscillator speed were characterized at voltages from 1.5 to 3.3 V. The results confirmed the accuracy of the analytical models recently developed. The existence of an optimum gate oxide for given Vgs, Vth, Rs and Leff is demonstrated from both the analytical model and the experimental data.
引用
收藏
相关论文
共 50 条
  • [1] Experimental studies on deep submicron CMOS scaling
    Chen, K
    Hu, C
    Fang, P
    Gupta, A
    Lin, MR
    Wollesen, DL
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 1998, 13 (07) : 816 - 820
  • [2] Leakage scaling in deep submicron CMOS for SoC
    Lin, YS
    Wu, CC
    Chang, CS
    Yang, RP
    Chen, WM
    Liaw, JJ
    Diaz, CH
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2002, 49 (06) : 1034 - 1041
  • [3] Experimental studies of the noise properties of a deep submicron CMOS process
    Manghisoni, M
    Re, V
    Speziali, V
    Svelto, F
    NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION A-ACCELERATORS SPECTROMETERS DETECTORS AND ASSOCIATED EQUIPMENT, 2001, 461 (1-3): : 537 - 539
  • [4] Experimental and analytical studies on CMOS scaling in deep submicron regime including quantum and polysilicon gate depletion effects
    Chen, K
    Hu, CM
    Fang, P
    Gupta, A
    Lin, MR
    Wollesen, D
    55TH ANNUAL DEVICE RESEARCH CONFERENCE, DIGEST - 1997, 1997, : 20 - 21
  • [5] The impact of scaling down to deep submicron on CMOS RF circuits
    Huang, QT
    Piazza, F
    Orsatti, P
    Ohguro, T
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (07) : 1023 - 1036
  • [6] COMPUTER-AIDED-DESIGN AND SCALING OF DEEP-SUBMICRON CMOS
    SPECKS, JW
    ENGL, WL
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1993, 12 (09) : 1357 - 1367
  • [7] Scaling of analog-to-digital converters into ultra-deep-submicron CMOS
    Chiu, Y
    Nikolic, B
    Gray, PR
    CICC: PROCEEDINGS OF THE IEEE 2005 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2005, : 375 - 382
  • [8] SoC integration in deep submicron CMOS
    Rickert, P
    Haroun, B
    IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2004, TECHNICAL DIGEST, 2004, : 653 - 656
  • [9] Physics of deep submicron CMOS VLSI
    Buss, DD
    Physics of Semiconductors, Pts A and B, 2005, 772 : 1591 - 1594
  • [10] Survey of noise performances and scaling effects in deep submicron CMOS devices from different foundries
    Re, V
    Manghisoni, M
    Ratti, L
    Speziali, V
    Traversi, G
    2004 IEEE NUCLEAR SCIENCE SYMPOSIUM CONFERENCE RECORD, VOLS 1-7, 2004, : 1368 - 1372