Methodology of layout based schematic and its usage in efficient high performance CMOS design

被引:0
|
作者
Mu, Fenghao [1 ]
Svensson, Christer [1 ]
机构
[1] SwitchCore, Lund, Sweden
关键词
Capacitance - Computer simulation - Diodes - Electric network synthesis - Integrated circuit layout - MOSFET devices;
D O I
暂无
中图分类号
学科分类号
摘要
As diffusion diodes and parasitic capacitance degrade CMOS circuit performance, the simulation results between schematic and its layout counterpart differ from each other because of the missing parasitic components in the schematic. This paper proposes a layout based schematic (LBS) method for high performance CMOS cell design. In this method, we introduce different types of MOS transistors and a wire capacitance estimation method, based on layout knowledge. The result of LBS is reliable and easy to be optimized during schematic procedure. The design time can be reduced from 2.5 to 10 times, according to our experience. It will reduce the design time and cost of high performance circuit design, and is much easier to be translated into a real layout than the original schematic.
引用
收藏
相关论文
共 50 条
  • [41] AN EFFICIENT LAYOUT STYLE FOR 2-METAL CMOS LEAF-CELLS AND ITS AUTOMATIC SYNTHESIS
    HWANG, CY
    HSIEH, YC
    LIN, YL
    HSU, YC
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1993, 12 (03) : 410 - 424
  • [42] Design methodology for a CMOS based power amplifier deploying a passive inductor
    Bozanic, M.
    Sinha, S.
    2007 AFRICON, VOLS 1-3, 2007, : 968 - 973
  • [43] A gm/Id Based Methodology for Design Reuse of CMOS Operational Amplifiers
    Yu H.
    Guo Y.-S.
    Li K.
    Tien Tzu Hsueh Pao/Acta Electronica Sinica, 2019, 47 (08): : 1626 - 1632
  • [44] Transit network design based on the city layout and its development
    Kou W.
    Chen X.
    Chen, Xumei (xmchen@bjtu.edu.cn), 1600, Harbin Institute of Technology (48): : 1 - 6
  • [45] Design of High Speed, Energy, and Area Efficient Spin-Based Hybrid MTJ/CMOS and CMOS Only Approximate Adders
    Gulafshan
    Khan, Mohd. Arqam
    Hasan, Mohd.
    IEEE TRANSACTIONS ON MAGNETICS, 2022, 58 (05)
  • [46] Firmware design of a science CMOS camera and its performance test
    Liu, Zi-Yi
    Zhang, Yi-Hao
    Tang, Yu-jing
    Qu, Wen-qing
    Gao, Jie
    Zhang, Hong-fei
    Wang, Jian
    X-RAY, OPTICAL, AND INFRARED DETECTORS FOR ASTRONOMY XI, 2024, 13103
  • [47] High-Frequency CMOS Active Inductor: Design Methodology and Noise Analysis
    Zito, Domenico
    Pepe, Domenico
    Fonte, Alessandro
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (06) : 1123 - 1136
  • [48] VHDL-based design and design methodology for reusable high performance direct digital frequency synthesizers
    Janiszewski, I
    Hoppe, B
    Meuth, H
    38TH DESIGN AUTOMATION CONFERENCE PROCEEDINGS 2001, 2001, : 573 - 578
  • [49] A methodology for high-performance operating interface design
    Lo, Chi-Hung
    Ko, Ya-Chuan
    Hsiao, Shih-Wen
    CONCURRENT ENGINEERING-RESEARCH AND APPLICATIONS, 2015, 23 (02): : 110 - 123
  • [50] 20 GHz High Performance VCO Design Methodology
    Verdier, Jacques
    Nunez Perez, Jose Cruz
    Gontrand, Christian
    ENGINEERING LETTERS, 2008, 16 (01)