Methodology of layout based schematic and its usage in efficient high performance CMOS design

被引:0
|
作者
Mu, Fenghao [1 ]
Svensson, Christer [1 ]
机构
[1] SwitchCore, Lund, Sweden
关键词
Capacitance - Computer simulation - Diodes - Electric network synthesis - Integrated circuit layout - MOSFET devices;
D O I
暂无
中图分类号
学科分类号
摘要
As diffusion diodes and parasitic capacitance degrade CMOS circuit performance, the simulation results between schematic and its layout counterpart differ from each other because of the missing parasitic components in the schematic. This paper proposes a layout based schematic (LBS) method for high performance CMOS cell design. In this method, we introduce different types of MOS transistors and a wire capacitance estimation method, based on layout knowledge. The result of LBS is reliable and easy to be optimized during schematic procedure. The design time can be reduced from 2.5 to 10 times, according to our experience. It will reduce the design time and cost of high performance circuit design, and is much easier to be translated into a real layout than the original schematic.
引用
收藏
相关论文
共 50 条
  • [31] A Genetic Algorithm Based Plant Layout Design Methodology Considering Piping and Safety
    Wu, Yan
    Wang, Yufei
    Feng, Xiao
    Feng, Shuo
    PRES2016: 19TH INTERNATIONAL CONFERENCE ON PROCESS INTEGRATION, MODELING AND OPTIMIZATION FOR ENERGY SAVINGS AND POLLUTION REDUCTION, 2016, 52 : 25 - 30
  • [32] A High Performance TIA Design in 40 nm CMOS
    Gungordu, Ali Dogus
    Dundar, Gunhan
    Yelten, Mustafa Berke
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [33] Design of a novel CMOS Gilbert mixer with high performance
    Mi Tian
    Zhigong Wang
    Jian Xu
    Rongxin Ji
    Jianping Chen
    Analog Integrated Circuits and Signal Processing, 2015, 82 : 683 - 689
  • [34] Design of high performance energy efficient CMOS voltage level shifter for mixed signal circuits applications
    Kumar, Chaudhry Indra
    Chaudhary, Abhishek
    Upadhyaya, Shreyansh
    INTEGRATION-THE VLSI JOURNAL, 2024, 95
  • [35] New design methodologies for high performance RF CMOS
    Vye, David
    Kim, Sean
    Myoung, Soung Ho
    Yun, Jason
    Jeung, Charlie
    MICROWAVE JOURNAL, 2006, 49 (11) : 148 - +
  • [36] A current-path based placement methodology for analog IC layout design
    Lin, Zhi-Ming
    Liao, Mei-Yuan
    Huang, Kuei-Chen
    Advances in Physics, Electronics and Signal Processing Applications, 2000, : 94 - 97
  • [37] ESD robust and area-efficient circle-type layout design for CMOS output buffers
    Yeo, KS
    Kong, ZH
    Ma, JG
    Do, MA
    JOURNAL OF ELECTROSTATICS, 2004, 61 (3-4) : 189 - 196
  • [38] A filtering-based methodology for assessing evacuation performance in layout of complex infrastructures
    Omidkhah Kharashtomi, Atefeh
    Bemanian, Mohammadreza
    Hafezi, Mohammadreza
    JOURNAL OF BUILDING PERFORMANCE SIMULATION, 2022, 15 (05) : 599 - 615
  • [39] High-performance and power-efficient CMOS comparators
    Huang, CH
    Wang, JS
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (02) : 254 - 262
  • [40] Performance boost using a new device design methodology based on characteristic current for low-power CMOS
    Yoshida, E.
    Momiyama, Y.
    Miyamoto, M.
    Saiki, T.
    Kojima, M.
    Satoh, S.
    Sugii, T.
    2006 INTERNATIONAL ELECTRON DEVICES MEETING, VOLS 1 AND 2, 2006, : 878 - +