Methodology of layout based schematic and its usage in efficient high performance CMOS design

被引:0
|
作者
Mu, Fenghao [1 ]
Svensson, Christer [1 ]
机构
[1] SwitchCore, Lund, Sweden
关键词
Capacitance - Computer simulation - Diodes - Electric network synthesis - Integrated circuit layout - MOSFET devices;
D O I
暂无
中图分类号
学科分类号
摘要
As diffusion diodes and parasitic capacitance degrade CMOS circuit performance, the simulation results between schematic and its layout counterpart differ from each other because of the missing parasitic components in the schematic. This paper proposes a layout based schematic (LBS) method for high performance CMOS cell design. In this method, we introduce different types of MOS transistors and a wire capacitance estimation method, based on layout knowledge. The result of LBS is reliable and easy to be optimized during schematic procedure. The design time can be reduced from 2.5 to 10 times, according to our experience. It will reduce the design time and cost of high performance circuit design, and is much easier to be translated into a real layout than the original schematic.
引用
收藏
相关论文
共 50 条
  • [21] High performance CMOS current comparator design
    Palmisano, G
    Palumbo, G
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1996, 43 (12): : 785 - 790
  • [22] A Simulation-Based Optimization Methodology for Facility Layout Design in Manufacturing
    Zuniga, Enrique Ruiz
    Moris, Matias Urenda
    Syberfeldt, Anna
    Fathi, Masood
    Rubio-Romero, Juan Carlos
    IEEE ACCESS, 2020, 8 (08): : 163818 - 163828
  • [23] A proposal for high-performance CCII-based analogue CMOS design
    Lopez-Martin, AJ
    Ramirez-Angulo, J
    Carvajal, RG
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2005, 33 (05) : 379 - 391
  • [24] CMOS Amplifier Design Based on Extended gm/ID Methodology
    Aghighi, Amin
    Atkinson, Jacob
    Bybee, Nickolas
    Anderson, Stuart
    Crane, Mitchell
    Bailey, Anthony
    Morell, Reuben
    Hassanin, Ahmed
    Tajalli, Armin
    2019 17TH IEEE INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2019,
  • [25] DUAL MODE LOGIC BASED ADDER FOR ENERGY EFFICIENT, HIGH PERFORMANCE CMOS STRUCTURES
    George, Christa Mariam
    Bonifus, P. L.
    2014 First International Conference on Computational Systems and Communications (ICCSC), 2014, : 173 - 175
  • [26] A statistical methodology for the design of high-performance CMOS current-steering digital-to-analog converters
    Crippa, P
    Turchetti, C
    Conti, M
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2002, 21 (04) : 377 - 394
  • [27] Performance-driven Routing Methodology with Incremental Placement Refinement for Analog Layout Design
    Chi, Hao-Yu
    Chang, Han-Chung
    Yang, Chih-Hsin
    Liu, Chien-Nan
    Jou, Jing-Yang
    PROCEEDINGS OF THE 2021 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE 2021), 2021, : 1218 - 1223
  • [28] High performance CMOS static logic circuit design
    Kuo, KC
    Carlson, BS
    PROCEEDINGS OF THE 44TH IEEE 2001 MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2001, : 598 - 601
  • [29] Design of a novel CMOS Gilbert mixer with high performance
    Tian, Mi
    Wang, Zhigong
    Xu, Jian
    Ji, Rongxin
    Chen, Jianping
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2015, 82 (03) : 683 - 689
  • [30] High performance CMOS programmable logic array design
    Kuo, KC
    Carlson, BS
    PROCEEDINGS OF THE 44TH IEEE 2001 MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2001, : 568 - 571