Redundancy design of a wafer scale and high-speed FFT processor

被引:0
|
作者
Hachinohe Inst of Technology, Japan [1 ]
机构
关键词
Theoretical; (THR);
D O I
暂无
中图分类号
学科分类号
摘要
The purpose of this paper is to provide a realization of FFT processors capable of real time processing of image signals. All of the arithmetic operations in such FFT processors must be achieved with hardware technology, so that the chip size of the processor LSI is wafer scale. To realize such WSI processors, this paper introduces redundancy technology. A redundant system design is shown in which special emphasis is placed on the chip area of the interconnection lines between butterflies as follows: (1) In the design of the non-redundant FFT processor, the chip area of the interconnection lines is reduced as much as possible. (2) A redundant structure capable of recovering from defects in the interconnection lines is proposed. (3) A yield equation is derived in which the entire effect of interconnection area is considered. (4) In the redundant system design, the total redundant chip area, including the chip area for interconnection lines and multiplexing switches, is minimized. It is indicated that an FFT processor whose chip area is 120 times that of the standard LSI with 50% yield may be realized with a 6% increase in chip area but without decreasing the yield.
引用
收藏
页码:18 / 28
相关论文
共 50 条
  • [41] Low Complexity FFT/IFFT Processor for High-speed OFDM System using Efficient Multiplier Scheduling
    Lee, Jea Hack
    Kim, Eun Ji
    Sunwoo, Myung Hoon
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 1520 - 1523
  • [42] FFT ORGANIZATIONS FOR HIGH-SPEED DIGITAL FILTERING
    WHELCHEL, JE
    GUINN, DF
    IEEE TRANSACTIONS ON AUDIO AND ELECTROACOUSTICS, 1970, AU18 (02): : 159 - &
  • [43] A high-speed four-parallel radix-24 FFT/IFFT processor for UWB applications
    Shin, Minhyeok
    Lee, Hanho
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 960 - 963
  • [44] A high-speed highly pipelined 2n-point FFT architecture for a dual OFDM processor
    Lin, H. -L.
    Lin, H.
    Chang, R. C.
    Chen, S. -W.
    Liao, C. -Y.
    Wu, C. -H.
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2006, : 627 - 631
  • [45] Design and High-Speed Component Tests of an SFQ FFT Processor Using the 10 kA/cm2 Nb Advanced Process
    Sakashita, Y.
    Ono, T.
    Yamanashi, Y.
    Yoshikawa, N.
    2015 15TH INTERNATIONAL SUPERCONDUCTIVE ELECTRONICS CONFERENCE (ISEC), 2015,
  • [46] A High-Speed Low-Complexity Modified Radix-25 FFT Processor for High Rate WPAN Applications
    Cho, Taesang
    Lee, Hanho
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2013, 21 (01) : 187 - 191
  • [47] Design of a high performance FFT processor based on FPGA
    Chu Chao
    Zhang Qin
    Xie Yingke
    Han Chengde
    ASP-DAC 2005: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2005, : 920 - 923
  • [48] VLSI design of a high-speed RSA crypto-processor with reconfigurable architecture
    Fan, Y
    Zeng, XY
    Zhang, Z
    Chen, A
    Zhang, QL
    ISSPA 2005: The 8th International Symposium on Signal Processing and its Applications, Vols 1 and 2, Proceedings, 2005, : 307 - 310
  • [49] A High-Speed Single-path Delay Feedback Pipeline FFT Processor using Vedic-Multiplier
    Gupta, Tapsi
    Sharma, Janki Ballabh
    2017 IEEE INTERNATIONAL CONFERENCE ON INFORMATION, COMMUNICATION, INSTRUMENTATION AND CONTROL (ICICIC), 2017,
  • [50] Implementation of a High-Speed Pipelined FFT Processor using Dadda Multipliers to Process Two Independent Data Streams
    Ganesh, K.
    Pushpalatha, P.
    2017 6TH INTERNATIONAL CONFERENCE ON RELIABILITY, INFOCOM TECHNOLOGIES AND OPTIMIZATION (TRENDS AND FUTURE DIRECTIONS) (ICRITO), 2017, : 500 - 504