Redundancy design of a wafer scale and high-speed FFT processor

被引:0
|
作者
Hachinohe Inst of Technology, Japan [1 ]
机构
关键词
Theoretical; (THR);
D O I
暂无
中图分类号
学科分类号
摘要
The purpose of this paper is to provide a realization of FFT processors capable of real time processing of image signals. All of the arithmetic operations in such FFT processors must be achieved with hardware technology, so that the chip size of the processor LSI is wafer scale. To realize such WSI processors, this paper introduces redundancy technology. A redundant system design is shown in which special emphasis is placed on the chip area of the interconnection lines between butterflies as follows: (1) In the design of the non-redundant FFT processor, the chip area of the interconnection lines is reduced as much as possible. (2) A redundant structure capable of recovering from defects in the interconnection lines is proposed. (3) A yield equation is derived in which the entire effect of interconnection area is considered. (4) In the redundant system design, the total redundant chip area, including the chip area for interconnection lines and multiplexing switches, is minimized. It is indicated that an FFT processor whose chip area is 120 times that of the standard LSI with 50% yield may be realized with a 6% increase in chip area but without decreasing the yield.
引用
收藏
页码:18 / 28
相关论文
共 50 条
  • [21] A new fabric of reconfigurable FFT processor for high-speed and low-cost system
    Liu, Huan
    Pan, Wei
    Lin, Shui-Sheng
    PROCEEDINGS OF 2008 INTERNATIONAL CONFERENCE ON MACHINE LEARNING AND CYBERNETICS, VOLS 1-7, 2008, : 3525 - 3529
  • [22] Design of low power and high speed FFT/IFFT processor for UWB system
    State Key Lab. of ASIC and System Micro-/Nano-Electronics Science and Technology Innovation Platform, Fudan University, Shanghai 201203, China
    Tongxin Xuebao/Journal on Communications, 2008, 29 (09): : 40 - 45
  • [23] HIGH-SPEED PROCESSOR FOR FASTBUS
    CAMPBELL, M
    BLATT, S
    KASHA, H
    SCHMIDT, M
    FUHRMANN, J
    LARSEN, R
    LEIPUNER, L
    MAKOWIECKI, D
    MORSE, W
    RUDOLF, T
    SIMS, W
    ZHAUNGZI, W
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1981, 28 (01) : 369 - 371
  • [24] HIGH-SPEED PROCESSOR REVAMPS BIT-SLICE DESIGN
    RAUCH, K
    MAHAR, M
    SAMUELS, AR
    COMPUTER DESIGN, 1986, 25 (20): : 97 - 100
  • [25] Response of transport triggered architectures for high-speed processor design
    Alam, S. M. Shamsul
    Choi, GoangSeog
    IEICE ELECTRONICS EXPRESS, 2013, 10 (05):
  • [26] A RAPID TURNAROUND DESIGN OF A HIGH-SPEED VLSI SEARCH PROCESSOR
    MATOBA, T
    LEE, KC
    HERMAN, GE
    MANSFIELD, WH
    INTEGRATION-THE VLSI JOURNAL, 1991, 10 (03) : 319 - 337
  • [27] Design of an area efficient high-speed color FDWT processor
    Raghunath, Senthamaraikannan
    Aziz, Syed Mahfuzul
    2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 474 - +
  • [28] High-Speed Shortest Path Co-processor Design
    Idris, Mohd Yamani Idna
    Abu Bakar, Suraya
    Tamil, Emran Mohd
    Razak, Zaidi
    Noor, Noorzaily Mohamed
    2009 THIRD ASIA INTERNATIONAL CONFERENCE ON MODELLING & SIMULATION, VOLS 1 AND 2, 2009, : 626 - 631
  • [29] Small Area High Speed Configurable FFT Processor
    Zhang, Xiaoyu
    Chen, Xin
    Zhang, Ying
    17TH IEEE INTERNATIONAL CONFERENCE ON IC DESIGN AND TECHNOLOGY (ICICDT 2019), 2019,
  • [30] Design of new DSP instructions and their hardware architecture for high-speed FFT
    Lee, JS
    Sunwoo, MH
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2003, 33 (03): : 247 - 254