2.5-V, 333-Mb/s/pin, 1-Gbit, double-data-rate synchronous DRAM

被引:0
|
作者
Memory Prod. and Technology Division, Samsung Electronics Co., Ltd., Kyungki-Do, Korea, Republic of [1 ]
不详 [2 ]
不详 [3 ]
机构
来源
IEEE J Solid State Circuits | / 11卷 / 1589-1599期
关键词
CMOS integrated circuits - Electric potential - Electronics packaging - Interfaces (computer) - Microprocessor chips - Pipeline processing systems;
D O I
暂无
中图分类号
学科分类号
摘要
A double data rate (DDR) at 333 Mb/s/pin is achieved for a 2.5-V, 1-Gb synchronous DRAM in a 0.14-μm process. The large density of integration and severe device fluctuation present challenges in dealing with the on-chip skews, packaging, and processing technology. Circuit techniques and schemes of outer DQ and inner control (ODIC) chip with non-ODIC package, cycle-time-adaptive wave pipelining, and variable-stage analog delay-locked loop with the three-input phase detector can provide precise skew controls and increased tolerance to processing variations. DDR as a viable high-speed and low-voltage DRAM I/O interface is demonstrated.
引用
收藏
相关论文
共 14 条
  • [1] A 2.5-V, 333-Mb/s/pin, 1-Gbit, double-data-rate synchronous DRAM
    Yoon, H
    Cha, GW
    Yoo, C
    Kim, NJ
    Kim, KY
    Lee, CH
    Lim, KN
    Lee, K
    Jeon, JY
    Jung, TS
    Jeong, H
    Chung, TY
    Kim, J
    Cho, SI
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (11) : 1589 - 1599
  • [2] A 250-Mb/s/pin, 1-Gb double-data-rate SDRAM with a bidirectional delay and an interbank shared redundancy scheme
    Takai, Y
    Fujita, M
    Nagata, K
    Isa, S
    Nakazawa, S
    Hirobe, A
    Ohkubo, H
    Sakao, M
    Horiba, S
    Fukase, T
    Takaishi, Y
    Matsuo, M
    Komuro, M
    Uchida, T
    Sakoh, T
    Saino, K
    Uchiyama, S
    Takada, Y
    Sekine, J
    Nakanishi, N
    Oikawa, T
    Igeta, M
    Tanabe, H
    Miyamoto, H
    Hashimoto, T
    Yamaguchi, H
    Koyama, K
    Kobayashi, Y
    Okuda, T
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (02) : 149 - 162
  • [3] 16-MB SYNCHRONOUS DRAM WITH 125-MBYTE/S DATA RATE
    CHOI, YH
    KIM, MH
    JANG, HS
    KIM, TJ
    LEE, SH
    LEE, HC
    PARK, CR
    LEE, SY
    KIM, CS
    CHO, SI
    HAQ, E
    KARP, J
    CHIN, DJ
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1994, 29 (04) : 529 - 533
  • [4] 16-MB SYNCHRONOUS DRAM WITH 125-MBYTE/S DATA RATE
    CHOI, Y
    KIM, M
    JANG, H
    KIM, T
    LEE, S
    LEE, H
    PARK, C
    LEE, S
    KIM, C
    CHO, S
    HAQ, E
    KARP, J
    CHIN, D
    IEICE TRANSACTIONS ON ELECTRONICS, 1994, E77C (05) : 859 - 863
  • [5] Frequency domain topology optimization methodology for a double data rate (DDR) 333Mbps synchronous DRAM data interface
    Ryu, WH
    Fahmy, H
    ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING, 2002, : 27 - 30
  • [6] A 2.5-V, 72-Mbit, 2.0-GByte/s packet-based DRAM with a 1.0-Gbps/pin interface
    Kim, C
    Kyung, KH
    Jeong, WP
    Kim, JS
    Moon, BS
    Chai, JW
    Yim, SM
    Choi, JH
    Han, KH
    Park, CJ
    Hwang, HS
    Choi, H
    Cho, SB
    Portmann, CL
    Cho, SI
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (05) : 645 - 652
  • [7] A 2.5-V 2.0-Gbyte/s 288-Mb packet-based DRAM with enhanced cell efficiency and noise immunity
    Kyung, KH
    Lee, HC
    Song, KW
    Song, HS
    Jung, K
    Moon, JS
    Kim, BS
    Cho, SB
    Kim, C
    Cho, SI
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (05) : 735 - 743
  • [8] A 1.6Gb/s/pin double-data-rate SDRAM with wave-pipelined CAS latency control
    Lee, SB
    Jang, SJ
    Kwak, JS
    Hwang, SJ
    Cho, SH
    Park, MS
    Lee, HK
    Lee, WJ
    Lee, YR
    Cho, YC
    Heo, HJ
    Shin, WH
    Lee, JS
    Park, YS
    Kim, SJ
    Jang, YU
    Hwang, SW
    Jun, YH
    Cho, SI
    2004 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE, DIGEST OF TECHNICAL PAPERS, 2004, 47 : 210 - 211
  • [9] 1.8-V 800-Mb/s/pin DDR2 and 2.5-V 400-Mb/s/pin DDR1 compatibly designed IGb SDRAM with dual clock input latch scheme and hybrid multi-oxide output buffer
    Fujisawa, H
    Nakamura, M
    Takai, Y
    Koshikawa, Y
    Matano, T
    Narui, S
    Usuki, N
    Dono, C
    Miyatake, S
    Morino, M
    Arai, K
    Kubouchi, S
    Fujii, I
    Yoko, H
    Adachi, T
    2004 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2004, : 38 - 39
  • [10] 1.8-V 800-Mb/s/pin DDR2 and 2.5-V 400-Mb/s/pin DDR1 compatibly designed 1-Gb SDRAM with dual-clock input-latch scheme and hybrid multi-oxide output buffer
    Fujisawa, H
    Nakamura, M
    Takai, Y
    Koshikawa, Y
    Matano, T
    Narui, S
    Usuki, N
    Dono, C
    Miyatake, S
    Morino, M
    Arai, K
    Kubouchi, S
    Fujii, F
    Yoko, H
    Adachi, T
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (04) : 862 - 869