A Low-Power 1-V Supply Dynamic Comparator

被引:0
|
作者
Chevella S. [1 ]
O'Hare D. [1 ]
O'Connell I. [1 ]
机构
[1] Precision Circuits, Microelectronic Circuits Centre Ireland, Tyndall National Institute, Cork
来源
Chevella, Subhash (subhash.chevella@mcci.ie); Chevella, Subhash (subhash.chevella@mcci.ie) | 1600年 / Institute of Electrical and Electronics Engineers Inc.卷 / 03期
关键词
Analog-to-digital converter (ADC); comparator; double-tail latch-type comparator; latch; low-noise; low-power; SAR; StrongArm;
D O I
10.1109/lssc.2020.3009437
中图分类号
学科分类号
摘要
This letter presents a low-power dynamic comparator for ultralow power applications. The prototype is designed in a 65-nm CMOS process with a supply voltage of 1 V and is compared against the widely used double tail latch comparator in terms of power consumption and input referred rms noise. The addition of cross-coupled devices to the input differential pair prevents the comparator internal nodes from fully discharging to ground in contrast to the conventional architecture. This reduces the power consumption while achieving similar noise levels. Measurements demonstrate that the proposed comparator achieves an input referred rms noise voltage of 220 μV against 210 μV for the conventional comparator with a 30% reduction in power. The proposed circuit consumes 0.19-pJ energy per comparison.. © 2018 IEEE.
引用
收藏
页码:154 / 157
页数:3
相关论文
共 50 条
  • [41] Design of Low-Power Comparator in the Context of Big Data
    Li, Mingcui
    Zhou, Rigui
    NEW INDUSTRIALIZATION AND URBANIZATION DEVELOPMENT ANNUAL CONFERENCE: THE INTERNATIONAL FORUM ON NEW INDUSTRIALIZATION DEVELOPMENT IN BIG-DATA ERA, 2015, : 203 - 208
  • [42] An efficient hamming distance comparator for low-power applications
    Fujino, M
    Moshnyaga, YG
    ICES 2002: 9TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-111, CONFERENCE PROCEEDINGS, 2002, : 641 - 644
  • [43] HIGH-SPEED LOW-POWER STROBED COMPARATOR
    SLEMMER, WC
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1970, SC 5 (05) : 215 - &
  • [44] A 1-V 2.4 GHz Low-Power CMOS LNA Using Gain-Boosting and Derivative Superposition Techniques for WSN
    Raja, R.
    Venkataramani, B.
    Kishore, K. Hari
    WIRELESS PERSONAL COMMUNICATIONS, 2017, 96 (01) : 383 - 402
  • [45] A 1-V UHF low noise amplifier for ultralow-power applications
    Savci, Huseyin S.
    Wang, Zheng
    Sula, Ahmet
    Dogan, Numan S.
    Arvas, Ercument
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 4495 - 4498
  • [46] A 1.2 V high-speed low-power preamplifier latch-based comparator
    He, Yuefeng
    Yuan, Guoshun
    ELECTRONICS LETTERS, 2022, 58 (24) : 896 - 898
  • [47] 1-v CMOS comparator for programmable analog rank-order extractor
    Hung, YC
    Liu, BD
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-FUNDAMENTAL THEORY AND APPLICATIONS, 2003, 50 (05): : 673 - 677
  • [48] A low-power common-mode insensitive rail-to-rail dynamic comparator for ADCs
    Sharma, Nidhi
    Srivastava, Rajesh Kumar
    Sehgal, Deep
    Das, Devarshi Mrinal
    INTEGRATION-THE VLSI JOURNAL, 2025, 100
  • [49] A Low-Power High-Speed Dynamic Comparator With a Transconductance-Enhanced Latching Stage
    Wang, Yao
    Yao, Mengmeng
    Guo, Benqing
    Wu, Zhaolei
    Fan, Wenbing
    Liou, Juin Jei
    IEEE ACCESS, 2019, 7 : 93396 - 93403
  • [50] A Low-Power Dynamic Comparator with Time-Domain Bulk-Driven Offset Cancellation
    Lu, Junjie
    Holleman, Jeremy
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 2493 - 2496