A Low-Power 1-V Supply Dynamic Comparator

被引:0
|
作者
Chevella S. [1 ]
O'Hare D. [1 ]
O'Connell I. [1 ]
机构
[1] Precision Circuits, Microelectronic Circuits Centre Ireland, Tyndall National Institute, Cork
来源
Chevella, Subhash (subhash.chevella@mcci.ie); Chevella, Subhash (subhash.chevella@mcci.ie) | 1600年 / Institute of Electrical and Electronics Engineers Inc.卷 / 03期
关键词
Analog-to-digital converter (ADC); comparator; double-tail latch-type comparator; latch; low-noise; low-power; SAR; StrongArm;
D O I
10.1109/lssc.2020.3009437
中图分类号
学科分类号
摘要
This letter presents a low-power dynamic comparator for ultralow power applications. The prototype is designed in a 65-nm CMOS process with a supply voltage of 1 V and is compared against the widely used double tail latch comparator in terms of power consumption and input referred rms noise. The addition of cross-coupled devices to the input differential pair prevents the comparator internal nodes from fully discharging to ground in contrast to the conventional architecture. This reduces the power consumption while achieving similar noise levels. Measurements demonstrate that the proposed comparator achieves an input referred rms noise voltage of 220 μV against 210 μV for the conventional comparator with a 30% reduction in power. The proposed circuit consumes 0.19-pJ energy per comparison.. © 2018 IEEE.
引用
收藏
页码:154 / 157
页数:3
相关论文
共 50 条
  • [31] An Enhanced StrongArm Dynamic Latch Comparator for Low-Power and High-Speed Applications
    Vanessa, Noumbissi Sidze Laure
    Hertz, Pancha Yannick
    Evariste, Wembe Tafo
    Jerome, Folla Kamdem
    Bernard, Essimbi Zobo
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2025,
  • [32] High-speed low-power common-mode insensitive dynamic comparator
    Gao, Junfeng
    Li, Guangjun
    Li, Qiang
    ELECTRONICS LETTERS, 2015, 51 (02) : 134 - 135
  • [33] An adaptive analog-to-digital converter based on low-power dynamic latch comparator
    Zhang, Zhaohui
    Zhong, Peixin
    2005 IEEE INTERNATIONAL CONFERENCE ON ELECTRO/INFORMATION TECHNOLOGY (EIT 2005), 2005, : 397 - 402
  • [34] Low-power high-speed 1-V LSI using a 0.25-μm MTCMOS/SIMOX technique
    Shigematsu, S
    Hatano, T
    Tanabe, Y
    Mutoh, S
    ELEVENTH ANNUAL IEEE INTERNATIONAL ASIC CONFERENCE - PROCEEDINGS, 1998, : 103 - 107
  • [35] Low power, variable supply CMOS comparator
    Parlak, M
    Gürbüz, Y
    PROCEEDINGS OF THE IEEE 12TH SIGNAL PROCESSING AND COMMUNICATIONS APPLICATIONS CONFERENCE, 2004, : 140 - 143
  • [36] A novel low-power, low-offset, and high-speed CMOS dynamic latched comparator
    Jeon, HeungJun
    Kim, Yong-Bin
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2012, 70 (03) : 337 - 346
  • [37] A novel low-power, low-offset, and high-speed CMOS dynamic latched comparator
    HeungJun Jeon
    Yong-Bin Kim
    Analog Integrated Circuits and Signal Processing, 2012, 70 : 337 - 346
  • [38] A Low-Power Comparator-Less Relaxation Oscillator
    Sun, Yufei
    Ma, Yanzhao
    Cui, Kai
    Fan, Xiaoya
    2019 IEEE 13TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2019,
  • [39] OFFSET-COMPENSATED LOW-POWER CURRENT COMPARATOR
    PALMISANO, G
    PALUMBO, G
    ELECTRONICS LETTERS, 1994, 30 (20) : 1637 - 1639
  • [40] Low-power latch comparator with accurate hysteresis control
    Khanfir, Leila
    Mouine, Jaouhar
    JOURNAL OF ELECTRICAL ENGINEERING-ELEKTROTECHNICKY CASOPIS, 2020, 71 (06): : 379 - 387