Throttling-based resource management in high performance multithreaded architectures

被引:9
作者
Department of Computer Engineering, Kwangwoon University, Seoul, Korea, Republic of [1 ]
不详 [2 ]
机构
来源
IEEE Trans Comput | 2006年 / 9卷 / 1142-1152期
基金
美国国家科学基金会;
关键词
Electric power utilization - Energy conservation - Resource allocation;
D O I
10.1109/TC.2006.154
中图分类号
学科分类号
摘要
Up to now, the power problems which could be caused by the huge amount of hardware resources present in modern systems have not been a primary concern. More recently, however, power consumption has begun limiting the number of resources which can be safely integrated into a single package, lest the heat dissipation exceed physical limits (before actual package meltdown). At the same time, new architectural techniques such as Simultaneous MultiThreading (SMT), whose goal it is to efficiently use the resources of a superscalar machine without introducing excessive additional control overhead, have appeared on the scene. In this paper, we present a new resource management scheme which enables an efficient low power mode in SMT architectures. The proposed scheme is based on a modified pipeline throttling technique which introduces a throttling point at the last stage of the processor pipeline in order to reduce power consumption. We demonstrate that resource utilization plays an important role in efficient power management and that our strategy can significantly improve performance in the power-saving mode. Since the proposed resource management scheme tests the processor condition cycle by cycle, we evaluate its performance by setting a target IPC as one sort of immediate power measure. Our analysis shows that an SMT processor with our dynamic resource management scheme can yield significantly higher overall performance. © 2006 IEEE.
引用
收藏
相关论文
empty
未找到相关数据