Enhancing Reliability and Energy Efficiency in Many-Core Processors Through Fault-Tolerant Network-on-Chip

被引:2
作者
Reddy, B. Naresh Kumar [1 ]
Rahman, Md. Zia Ur [2 ]
Lay-Ekuakille, Aime [3 ]
机构
[1] Natl Inst Technol Tiruchirappalli, Dept Elect & Commun Engn, Tiruchirappalli 620015, India
[2] Koneru Lakshmaiah Educ Fdn, Dept Elect & Commun Engn, Guntur 522502, India
[3] Univ Salento, Dept Innovat Engn, I-73100 Lecce, Italy
来源
IEEE TRANSACTIONS ON NETWORK AND SERVICE MANAGEMENT | 2024年 / 21卷 / 05期
关键词
Network-on-chip; core; task mapping; communication energy; performance; FPGA board;
D O I
10.1109/TNSM.2024.3394886
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This article presents a proposal for fault-tolerant task mapping on many-core processors to enhance system performance and reduce communication energy. The proposed algorithm maps tasks onto a 2-D mesh network-on-chip (NoC) and a modified NoC (MNoC) platform. The focus of this article is primarily on addressing permanent faults. In the scenario of a permanent fault within the mapped core, the algorithm also proposes a spare core placement strategy. This involves allocating the spare core based on considerations related to communication energy. The proposed task mapping algorithm underwent evaluation using various benchmarks, including multimedia and synthetic benchmarks. The results were then compared to those obtained from a 2-D mesh NoC and three related algorithms, all under the same task graph and NoC size. The simulation results showed that the proposed mapping algorithm on the modified NoC platform leads to improved performance and communication energy reductions when compared to the 2-D mesh NoC and the other three algorithms. To validate the proposed fault-tolerant task mapping algorithm on the modified NoC platform, A Field Programmable Gate Array (FPGA) was used to measure performance metrics such as application runtime, area, and on-chip power consumption in both faulty and non-faulty conditions. The hardware results indicated significant improvements when comparing the proposed FTTM on MNoC and 2-D NoC with existing approaches.
引用
收藏
页码:5049 / 5062
页数:14
相关论文
共 42 条
  • [41] Butterfly-Fat-Tree Topology-Based Fault-Tolerant Network-on-Chip Design Using Particle Swarm Optimization
    Bhanu, P. Veda
    Kulkarni, Pranav Venkatesh
    Kumar, U. Anil
    Soumya, J.
    HARMONY SEARCH AND NATURE INSPIRED OPTIMIZATION ALGORITHMS, 2019, 741 : 1165 - 1175
  • [42] Network-on-Chip with Guaranteed-Bandwidth Data Communication Service Interconnect Platform for Computer Vision and Multimedia Applications on Many Core Processors
    Samman, Faizal Arya
    2016 INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND CYBERNETICS, 2016, : 79 - 84