Low-power and area-optimized VLSI implementation of AES coprocessor for Zigbee system

被引:10
|
作者
LI, Zhen-rong [1 ]
ZHUANG, Yi-qi [1 ]
ZHANG, Chao [1 ]
JIN, Gang [1 ]
机构
[1] Key Laboratory, the Ministry of Education for Wide Band-Gap Semiconductor Materials and Devices, Xidian University, Xi'an
来源
Journal of China Universities of Posts and Telecommunications | 2009年 / 16卷 / 03期
基金
中国国家自然科学基金;
关键词
AES; application specific integrated circuit (ASIC); architecture; decryption; encryption; Zigbee;
D O I
10.1016/S1005-8885(08)60232-0
中图分类号
学科分类号
摘要
A low-power and low-cost advanced encryption standard (AES) coprocessor is proposed for Zigbee system-on-a-chip (SoC) design. The cost and power consumption of the proposed AES coprocessor are reduced considerably by optimizing the architectures of SubBytes/InvSubBytes and MixColumns/InvMixColumns, integrating the encryption and decryption procedures together by the method of resource sharing, and using the hierarchical power management strategy based on finite state machine (FSM) and clock gating (CG) technologies. Based on SMIC 0.18 μm complementary metal oxide semiconductor (CMOS) technology, the scale of the AES coprocessor is only about 10.5 kgate, the corresponding power consumption is 69.1 μW/MHz, and the throughput is 32 Mb/s, which is reasonable and sufficient for Zigbee system. Compared with other designs, the proposed architecture consumes less power and fewer hardware resources, which is conducive to the Zigbee system and other portable devices. © 2009 The Journal of China Universities of Posts and Telecommunications.
引用
收藏
页码:89 / 94
页数:5
相关论文
共 50 条
  • [2] VLSI Implementation of crypto coprocessor using AES and LFSR
    Krishnan, Anantha A. K.
    Devika, K. N.
    Bhakthavatchalu, Ramesh
    2022 6TH INTERNATIONAL CONFERENCE ON TRENDS IN ELECTRONICS AND INFORMATICS, ICOEI 2022, 2020, : 772 - 777
  • [3] Design and implementation of power and area optimized AES architecture on FPGA for IoT application
    Rajasekar, P.
    Mangalam, H.
    CIRCUIT WORLD, 2021, 47 (02) : 153 - 163
  • [4] Design and Implementation of a Low-Power ZigBee Wireless Temperature Humidity Sensor Network
    Gong, Shuipeng
    Zhang, Changli
    Ma, Lili
    Fang, Junlong
    Wang, Shuwen
    COMPUTER AND COMPUTING TECHNOLOGIES IN AGRICULTURE IV, PT 4, 2011, 347 : 616 - 622
  • [5] Low-power Environmental Monitoring System for ZigBee Wireless Sensor Network
    Alhmiedat, Tareq
    KSII TRANSACTIONS ON INTERNET AND INFORMATION SYSTEMS, 2017, 11 (10): : 4781 - 4803
  • [6] Design of Low-power Data Acquisition and Transmission System Based on ZigBee
    Yang, Pengwei
    2015 FIFTH INTERNATIONAL CONFERENCE ON COMMUNICATION SYSTEMS AND NETWORK TECHNOLOGIES (CSNT2015), 2015, : 173 - 175
  • [7] Design and implementation of area optimized AES algorithm on reconfigurable FPGA
    Rady, Ahmed
    El Sehely, Ehab
    El Hennawy, A. M.
    2007 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2007, : 247 - +
  • [8] Environmental Monitoring System Based on ZigBee Wireless Sensor and Low-power Technology
    Wang, Hongfen
    NANOTECHNOLOGY AND PRECISION ENGINEERING, PTS 1 AND 2, 2013, 662 : 701 - 704
  • [9] Low-Power Implementation of a High-Throughput Multi-core AES Encryption Architecture
    Pham-Khoi Dong
    Hung K Nguyen
    Van-Phuc Hoang
    Xuan-Tu Trana
    APCCAS 2020: PROCEEDINGS OF THE 2020 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2020), 2020, : 74 - 77
  • [10] The Design of a Low-Power Asynchronous DES Coprocessor for Sensor Network Encryption
    Liu, Yijun
    Chen, Pinghua
    Xie, Guobo
    Liu, Zhusong
    Li, Zhenkun
    ISCSCT 2008: INTERNATIONAL SYMPOSIUM ON COMPUTER SCIENCE AND COMPUTATIONAL TECHNOLOGY, VOL 2, PROCEEDINGS, 2008, : 190 - 193